![]() Photomask and method of fabricating the same
专利摘要:
A photomask includes (a) a photomask substrate (31), and (b) a light-impermeable film (32) formed on the photomask substrate (31), the light-impermeable film (32) being patterned into a pattern comprised of a first pattern (11) corresponding to a circuit pattern of a semiconductor integrated circuit, and a second pattern (14) formed around the first pattern (11) for adjusting a numerical aperture of the first pattern (11). For instance, the second pattern (14) is formed around the first pattern (11) in an area to which a light is not radiated, and has a numerical aperture almost equal to a numerical aperture of the first pattern (11). 公开号:US20010006753A1 申请号:US09/745,967 申请日:2000-12-22 公开日:2001-07-05 发明作者:Takashi Inoue 申请人:NEC Corp; IPC主号:G03F1-50
专利说明:
[0001] 1. Field of the Invention [0001] [0002] The invention relates to a photomask based on which a pattern is defined, used in photolithography. [0002] [0003] 2. Description of the Related Art [0003] [0004] A photomask is grouped into an emulsion mask including a photographic dry plate having a high resolution and a hard mask including a glass substrate and a patterned light-impermeable or thin metal film formed on the glass substrate. Though the hard mask is expensive relative to the emulsion mask, the hard mask is superior to the emulsion mask with respect to an ability of accomplishing a small line and a mechanical strength. Hence, the hard mask is predominantly used as a photomask in fabrication of a semiconductor device. [0004] [0005] Presently, photolithography in which a so-called reticle, a hard mask having a pattern about five times greater in dimension than an original pattern, is used for step and repeat exposure is predominantly used in fabrication of a semiconductor device with respect to an ability of mass-production and readiness in fabricating a mask. [0005] [0006] A pattern in a reticle used in photolithography is fabricated almost by electron beam painting. Hereinbelow is explained a conventional reticle and a conventional method of fabricating a reticle, with reference to FIGS. 1A, 1B and [0006] 2A to 2E. [0007] FIG. 1A is a plan view of a conventional reticle [0007] 4, and FIG. 1B is a cross-sectional view taken along the line 1B-1B in FIG. 1A. [0008] As illustrated in FIG. 1B, the conventional reticle [0008] 4 is comprised of a glass substrate 51 and a light-impermeable film 52 formed on the glass substrate 51. The light-impermeable film 52 has a pattern comprised of a chip pattern 41 and a frame pattern 42 formed around the chip pattern 41. [0009] The chip pattern [0009] 41 is a mask pattern used for fabricating a gate electrode of a semiconductor chip and other parts, and is fabricated by forming openings in the light-impermeable film 52 in selected areas. [0010] The glass substrate [0010] 51 is almost entirely covered with the light impermeable film 52 in the frame pattern 42. [0011] Around a periphery of the chip pattern [0011] 41 is formed an external frame line 43 as an opening of the light-impermeable film 52. [0012] When a resist is to be exposed to a light through the reticle [0012] 4, at first, an object (not illustrated) to be etched, on which a resist has been coated, is mounted on an X-Y table equipped in an exposure unit (not illustrated), and the reticle 4 is mounted on a reticle stage (not illustrated) positioned above the X-Y table. After requisite alignment has been made, a light emitted from a light source is radiated to both the external frame line 43 and the chip pattern 41 through a condensing lens. The light having been radiated to the chip pattern 41 and the external frame line 43 passes through the reticle 4. The light having passed through the reticle 4 is condensed by another condensing lens, and then, projected onto the resist coated on the object to be etched. [0013] Hereinbelow, a method of fabricating the reticle [0013] 4 is explained with reference to FIGS. 2A to 2E. FIGS. 2A to 2E are cross-sectional views of the reticle 4, taken along the line 1B-1B in FIG. 1A, illustrating respective steps of a method of fabricating the reticle 4. [0014] In FIGS. 2A to [0014] 2E, a broken line 55 indicates a boundary between the chip pattern 41 and the frame pattern 42. An area located at the left of the boundary line 55 is the chip pattern 41, and an area located at the right of the boundary line 55 is the frame pattern 42. As illustrated in FIG. 2A, it is assumed that the chip pattern 41 is comprised of a peripheral portion 41 a and a central portion 41 b surrounded by the peripheral portion 41 a. An area indicated with “C” indicates an area extending in the vicinity of the boundary line 55, including the peripheral portion 41 a. [0015] As illustrated in FIG. 2A, there is first prepared a blank comprised of a glass substrate [0015] 51 and a light-impermeable film 52 formed on the glass substrate 51 by sputtering. The glass substrate 51 is composed of soda-lime glass, heat resistance glass or synthesized quartz, for instance. The light-impermeable film 52 is comprised of a thin metal film such as a chromium film. The light impermeable film 52 may be comprised of a silicide film such as a molybdenum silicon compound (MoSi2) film. [0016] Then, a positive resist [0016] 53 is applied onto the light-impermeable film 52, as illustrated in FIG. 2A. [0017] Then, electron beams are radiated to the positive resist [0017] 53 in predetermined areas thereof. As illustrated in FIG. 2B, the electron beams are radiated to the resist 53 in areas a1, a2 and a3, and the electron beams are not radiated to the resist 53 in areas b1, b2, b3 and b4. [0018] In place of the electron beams, ion beams may be radiated to the resist [0018] 53. [0019] Then, the resist [0019] 53 having been exposed to the electron beams is soaked into a developing agent for developing the resist 53. By soaking the resist 53 into a developing agent, the areas a1, a2 and a3 are dissolved, and hence, removed. As a result, there are formed openings c1, c2 and c3, as illustrated in FIG. 2C. [0020] The areas b[0020] 1, b2, b3 and b4 are not dissolved, that is, remain as they are, and define resist patterns d1, d2, d3 and d4. [0021] Then, the light-impermeable film [0021] 52 is dry-etched with the resist patterns d1, d2, d3 and d4 being used as a mask. As an etching gas, there is used a mixture gas containing Cl2 at 75 volume % and O2 at 25 volume %. [0022] By carrying out dry etching, portions of the light-impermeable film [0022] 52 exposed through the openings c1, c2 and c3 are removed. A portion of the light impermeable film 52 exposed through the opening c1 is removed to thereby define the external frame line 43, as illustrated in FIG. 2D. Portions of the light-impermeable film 52 exposed through the openings c2 and c3 are removed to thereby define the chip pattern 41, as illustrated in FIG. 2D. [0023] Then, the resist [0023] 53 is removed. By removing the resist 53, portions of the light-impermeable film 52 covered with the resist patterns d1, d2, d3 and d4 appear to define light-impermeable film patterns e1, e2, e3 and e4, as illustrated in FIG. 2E. [0024] Thus, the reticle [0024] 4 is completed. [0025] The above-mentioned conventional reticle [0025] 4 is accompanied with a problem that a numerical aperture in the central portion 41 b of the chip pattern 41 is higher than a numerical aperture in the area C. In other words, a darkness rate in the central portion 41 b is lower than a darkness rate in the area C. This is because that the area C includes the peripheral portion 41 a and the frame pattern 42 having almost no openings, whereas a circuit pattern is formed entirely in the central portion 41 b, and hence, the central portion 41 b has much openings. [0026] For instance, a gate pattern of a logic circuit has a darkness rate of 30% or smaller, that is, a numerical aperture of 70% or greater, resulting in a remarkable difference in a numerical aperture between the area C and the central portion [0026] 41 b of the chip pattern 41. [0027] Such a difference in a numerical aperture between the area C and the central portion [0027] 41 b causes unbalanced etching such as partially excessive etching or partial shortage in etching in accordance with a numerical aperture due to local loading effect. [0028] If such unbalanced etching is caused not in a depth-wise direction of an object to be etched, but in a plane-wise direction of the same, etching rates would become different in portions of an object to be etched, in accordance with numerical apertures in a plane-wise direction of the object, even if a resist is exposed to a light in accordance with a properly designed pattern. [0028] [0029] This results in a problem that an accurate mask pattern designed in accordance with a circuit pattern cannot be obtained. In other words, the above-mentioned difference in a numerical aperture causes reduction in an accuracy with which a resist is etched for forming a desired pattern. Even if a photomask having a reduced accuracy with which a resist is etched is used, since images made by such a photomask are projected onto a resist, it would be impossible to form a resist pattern with high accuracy in accordance with a circuit pattern. [0029] [0030] In the above-mentioned conventional reticle [0030] 4, reduction in an accuracy in a pattern is caused as follows. [0031] As a result of reaction between an etching gas and an object to be etched, composed of chromium (Cr), there is produced oxygen gas (O[0031] 2). The reaction formula is as follows. [0032] The reaction defined with the reaction formula produces oxygen gas (O[0032] 2) in a relatively great amount in the central portion 41 b having a relatively high numerical aperture, and oxygen gas (O2) in a relatively small amount in the area C having a relatively small numerical aperture. [0033] Oxygen gas (O[0033] 2) has a characteristic of etching the resist 53. Accordingly, oxygen gas (O2) as the product resulted from the above-mentioned reaction etches, and hence, narrows the resist patterns d1, d2, d3 and d4. Due to a difference in generation of oxygen gas (O2), the resist pattern 4 d located in the central portion 41 b of the chip pattern 41 is etched to a greater degree, and hence, becomes narrower than the resist pattern d3 located in the peripheral portion 41 a. [0034] A portion of the light-impermeable film [0034] 52 which appears as a result of etching the resist patterns d1, d2, d3 and d4 is removed by etching. Accordingly, a volume of the light-impermeable film 52 to be etched in more than an area of the resist openings at the start of etching is greater in the central portion 41 b than in the peripheral portion 41 a. [0035] As a result, reduction in a width of the light-impermeable film pattern e[0035] 4 located in the central portion 41 b, relative to a designed width of the same, becomes greater than reduction in a width of the light-impermeable film pattern e3 located in the peripheral portion 41 a, relative to a designed width of the same. This means that it is impossible to obtain a mask pattern in accordance with a circuit pattern. [0036] Again, the conventional reticle [0036] 4 is accompanied with the problem that a difference in a numerical aperture between areas of the reticle 4 causes reduction in an accuracy with which a resist is etched for forming a pattern, as mentioned above. SUMMARY OF THE INVENTION [0037] In view of the above-mentioned problem in the conventional reticle, it is an object of the present invention to provide a photomask which is capable of eliminating unbalance in a numerical aperture between the peripheral portion and the central portion, thereby avoiding reduction in an accuracy with which a resist is etched for forming a pattern. [0037] [0038] In one aspect of the present invention, there is provided a photomask including (a) a photomask substrate, and (b) a light-impermeable film formed on the photomask substrate, the light-impermeable film having a pattern comprised of a first pattern corresponding to a circuit pattern of a semiconductor integrated circuit, and a second pattern formed around the first pattern for adjusting a numerical aperture of the first pattern. [0038] [0039] In accordance with the photomask, by adjusting a numerical aperture of the second pattern, it would be possible to increase a numerical aperture of the above-mentioned area C, and thereby equalize a numerical aperture of the area C to a numerical aperture of the above-mentioned central portion [0039] 41 b. Hence, by balancing numerical apertures of the area C and the central portion 41 b to such a degree that the chip pattern is adversely affected by local loading effect, it would be possible to avoid reduction in an accuracy with which a resist is etched for forming a pattern, and have a mask pattern or a resist pattern with high accuracy in accordance with a circuit pattern. [0040] In a preferred embodiment, the second pattern is formed around the first pattern in an area to which a light is not radiated. [0040] [0041] In the embodiment, a light is not radiated to the second pattern. Hence, it is possible to radiate a light only to the first pattern or chip pattern without radiating a light to the second pattern. As a result, the second pattern is not reflected to a pattern, ensuring that design data used for designing the second pattern optimal for increasing an accuracy in a chip pattern can be made without any bars. [0041] [0042] In a preferred embodiment, the second pattern has a numerical aperture almost equal to a numerical aperture of the first pattern. [0042] [0043] In accordance with the embodiment, it is possible to balance between numerical apertures in the area C and the central portion to such a degree that a chip pattern is adversely affected by local loading effect. Thus, it is possible to avoid reduction in an accuracy with which a resist is etched for forming a pattern, and have a mask pattern or a resist pattern with high accuracy in accordance with a circuit pattern. [0043] [0044] In a preferred embodiment, the second pattern has a numerical aperture almost equal to an average of a numerical aperture in the entirety of the first pattern. [0044] [0045] In accordance with the embodiment, it is possible to readily fabricate data for designing the second pattern which data is optimal for enhancing an accuracy of a chip pattern by using data of the chip pattern. It is also possible to balance between numerical apertures in the area C and the central portion to such a degree that a chip pattern is adversely affected by local loading effect. Thus, it is possible to avoid reduction in an accuracy with which a resist is etched for forming a pattern, and have a mask pattern or a resist pattern with high accuracy in accordance with a circuit pattern. [0045] [0046] In a preferred embodiment, the second pattern has a width equal to or greater than 10 mm. [0046] [0047] The results of the experiments having been conducted by the inventor show that it is necessary for the second pattern to have a width equal to or greater than 10 mm in order to prevent the chip pattern from being adversely affected by local loading effect. This is because that the local loading effect could be found within 10 mm around the chip pattern in the conventional reticle [0047] 4. Accordingly, if the second pattern had a width smaller than 10 mm, it would be impossible to prevent reduction in an accuracy with which the chip pattern is formed. [0048] In a preferred embodiment, the light-impermeable film has an almost uniform density in the second pattern. [0048] [0049] In accordance with the embodiment, since the light-impermeable film has an almost uniform density in the second pattern, the second pattern does not cause unbalanced numerical aperture, and can properly adjust a numerical aperture of the first pattern. This ensures prevention of reduction in a pattern accuracy which reduction is caused by the local loading effect. [0049] [0050] In a preferred embodiment, the light-impermeable film constituting the second pattern is equally spaced away from adjacent ones in both a first direction and a second direction perpendicular to the first direction. [0050] [0051] In accordance with the embodiment, a pattern could be readily designed. In addition, the second pattern does not cause unbalanced numerical aperture, and can properly adjust a numerical aperture of the first pattern. This ensures prevention of reduction in a pattern accuracy which reduction is caused by the local loading effect. [0051] [0052] It should be noted that a space between the adjacent light-impermeable films in the first direction is not always equal to a space between the adjacent light-impermeable films in the second direction. [0052] [0053] In a preferred embodiment, the second pattern has a numerical aperture of 100%. [0053] [0054] In accordance with the embodiment, since the light-impermeable film does not exist on the second pattern, it is no longer necessary to have the light-impermeable film had a uniform density on the second pattern. In addition, the second pattern does not cause unbalanced numerical aperture, and can properly adjust a numerical aperture of the first pattern. This ensures prevention of reduction in a pattern accuracy which reduction is caused by the local loading effect. [0054] [0055] In a preferred embodiment, the first pattern has a numerical aperture equal to or greater than 70%. [0055] [0056] If the chip pattern or first pattern has a numerical aperture equal to or greater than 70%, namely, has a darkness rate equal to or smaller than 30%, a difference in a numerical aperture between the area C and the central portion [0056] 41 b becomes remarkable, resulting in reduction in an pattern accuracy which reduction is caused by the local loading effect. Hence, the first pattern is designed to have a numerical aperture equal to or greater than 70%. [0057] In another aspect of the present invention, there is provided a method of fabricating a photomask, including the steps of (a) forming a light-impermeable film on a photomask substrate, (b) applying a resist onto the light-impermeable film, (c) exposing the resist to a light in a pattern comprised of a first pattern corresponding to a circuit pattern of a semiconductor integrated circuit, and a second pattern formed around the first pattern for adjusting a numerical aperture of the first pattern, (d) developing the resist to define a resist pattern, and (e) etching the light-impermeable film with the resist pattern being used as a mask. [0057] [0058] In accordance with the method, by adjusting a numerical aperture of the second pattern, it would be possible to increase a numerical aperture of the above-mentioned area C, and thereby equalize a numerical aperture of the area C to a numerical aperture of the above-mentioned central portion [0058] 41 b. Hence, by balancing numerical apertures of the area C and the central portion 41 b to such a degree that the chip pattern is adversely affected by local loading effect, it would be possible to avoid reduction in an accuracy with which a resist is etched for forming a pattern, and have a mask pattern or a resist pattern with high accuracy in accordance with a circuit pattern. [0059] In a preferred embodiment, the method further includes the steps of (f) fabricating at least two design data used for designing the second pattern, the design data having different data rates from one another, (g) calculating an average data rate of the first pattern, and (h) selecting design data which has a data rate closest to the average data rate, the resist being exposed to a light to define the second pattern, based on the data rate having been selected in the step (h). [0059] [0060] In accordance with the embodiment, data for designing the second pattern is determined before determining data for designing the first pattern. Hence, a photomask could be rapidly designed. In addition, since data for designing the second pattern is determined for every data rate, and design data having a data rate closest to the average data rate is selected, it would be possible to effectively design the second pattern. [0060] [0061] Herein, a data rate indicates a ratio of a light-impermeable pattern to the entirety of a photomask. A data rate is coincident with a darkness rate, and is contrary to a numerical aperture. [0061] [0062] In a preferred embodiment, the method further includes the steps of (f) dividing an area in which the second pattern is to be formed, into grids, (g) fabricating at least two design data used for designing the second pattern, among first design data and second design data, the first design data designating grids equally spaced away from one another in both a first direction and a second direction perpendicular to the first direction, a pattern being formed in accordance with the first design data, the second design data having a data rate of 0%, (h) calculating an average data rate of the first pattern, and (i) selecting design data which has a data rate closest to the average data rate, the resist being exposed to a light to define the second pattern, based on the data rate having been selected in the step (i). [0062] [0063] In accordance with the embodiment, data for designing the second pattern is determined before determining data for designing the first pattern. Hence, a photomask could be rapidly designed. In addition, since data for designing the second pattern is determined for every data rate, and design data having a data rate closest to the average data rate is selected, it would be possible to effectively design the second pattern. [0063] [0064] Since an area in which the second pattern is to be formed is divided into grids, and a pattern is formed in accordance with the first design data, it would be possible to form the second pattern having a uniform data rate or numerical aperture. Furthermore, by varying spaces between the grids in the first and second directions, the second pattern having different data rates could be formed. Since the second pattern have a uniform data rate, the second pattern uniformly carried out its performance, ensuring that reduction in a pattern accuracy, caused by the local loading effect, can be uniformly prevented. [0064] [0065] The above and other objects and advantageous features of the present invention will be made apparent from the following description made with reference to the accompanying drawings, in which like reference characters designate the same or similar parts throughout the drawings. [0065] BRIEF DESCRIPTION OF THE DRAWINGS [0066] FIG. 1A is a plan view of a conventional reticle. [0066] [0067] FIG. 1B is a cross-sectional view taken along the line [0067] 1B-1B in FIG. 1A. [0068] FIGS. 2A to [0068] 2E are cross-sectional views of the reticle illustrated in FIGS. 1A and 1B, taken along the line 1B-1B in FIG. 1A, illustrating respective steps of a method of fabricating the reticle. [0069] FIG. 3A is a plan view of a reticle in accordance with a preferred embodiment of the present invention. [0069] [0070] FIG. 3B is a cross-sectional view taken along the line [0070] 3B-3B in FIG. 3A. [0071] FIGS. 4A to [0071] 4G are enlarged views of an area indicated with “A” in FIG. 3A. [0072] FIGS. 5A to [0072] 5E are cross-sectional views of the reticle illustrated in FIGS. 3A and 3B, taken along the line 3B-3B in FIG. 3A, illustrating respective steps of a method of fabricating the reticle. DESCRIPTION OF THE PREFERRED EMBODIMENT [0073] A preferred embodiment in accordance with the present invention will be explained hereinbelow with reference to drawings. [0073] [0074] FIGS. 3A and 3B illustrate a reticle [0074] 1 in accordance with the embodiment of the present invention. [0075] As illustrated in FIG. 3B, the reticle [0075] 1 is comprised of a glass substrate 31 and a light-impermeable film 32 formed on the glass substrate 31. The light-impermeable film 32 has a pattern comprised of a chip pattern 11 and a frame pattern 12 formed around the chip pattern 11. [0076] The chip pattern [0076] 11 is a mask pattern used for fabricating a gate electrode of a semiconductor chip and other parts, and is fabricated by forming openings in the light-impermeable film 32 in selected areas. [0077] The chip pattern [0077] 11 defines an enlarged mask having a size of 80 mm×80 mm, for instance, and is projected onto a semiconductor wafer in a reduced size. [0078] The glass substrate [0078] 31 is almost entirely covered with the light-impermeable film 32 in the frame pattern 12. [0079] Around a periphery of the chip pattern [0079] 11 is formed an external frame line 13 as an opening of the light-impermeable film 32. [0080] The reticle in accordance with the embodiment is designed to include an adjusting pattern [0080] 14 for adjusting a numerical aperture of the chip pattern 11. The adjusting pattern 14 is formed around the chip pattern 11 outside the external frame line 13, and is surrounded with the frame pattern 12. The adjusting pattern 14 is formed by making openings in the light-impermeable film 32 in selected areas. The adjusting pattern 14 is in the form of a frame. [0081] The adjusting pattern [0081] 14 is designed to have a width slightly greater than 10 mm. If the width is smaller than 10 mm, it would be impossible to sufficiently prevent harmful influence caused by local loading effect which occurs in dry etching. [0082] A distance between a peripheral edge of the chip pattern [0082] 11 and an inner edge of the adjusting pattern 14 is in the range of 1 to 2 mm. [0083] Data for designing the adjusting pattern [0083] 14 is determined as follows. [0084] First, there are made at least two data having different data rates or darkness rates from one another as data used for designing the adjusting pattern [0084] 14. In the embodiment, seven design data 21 to 27 having different data rates from one another are made, as illustrated in FIGS. 4A to 4G. [0085] FIGS. 4A to [0085] 4G are enlarged views of an area indicated with “A” in FIG. 3A. [0086] The first design data [0086] 21 illustrated in FIG. 4A is designed to have no areas in which a pattern is to be formed, and have all areas as an opening. Accordingly, the first design data 21 has a data rate or darkness rate of 0%, and a numerical aperture of 100%. [0087] When the second to seventh design data [0087] 22 to 27 illustrated in FIGS. 4B to 4G are made, an area in which the adjusting pattern 14 is formed is divided into grids, and there is defined a rectangular block including a plurality of the grids. A grid located at a specific position in the block indicates an area in which a pattern is to be formed. In the embodiment, a grid located at an upper and left corner indicates an area in which a pattern is to be formed. [0088] The second design data [0088] 22 illustrated in FIG. 4B is defined as a rectangle 22 a including vertically 5 grids and horizontally 4 grids, totally 20 grids. A grid located at an upper and left corner indicates an area in which a pattern is to be formed. Accordingly, the second design data 22 has a data rate or darkness rate of 5% and a numerical aperture of 95%. [0089] The third design data [0089] 23 illustrated in FIG. 4C is defined as a rectangle 23 a including vertically 5 grids and horizontally 2 grids, totally 10 grids. A grid located at an upper and left corner indicates an area in which a pattern is to be formed. Accordingly, the third design data 23 has a data rate or darkness rate of 10% and a numerical aperture of 90%. [0090] The fourth design data [0090] 24 illustrated in FIG. 4D is defined as a rectangle 24 a including vertically 3 grids and horizontally 3 grids, totally 9 grids. A grid located at an upper and left corner indicates an area in which a pattern is to be formed. Accordingly, the third design data 24 has a data rate or darkness rate of 11% and a numerical aperture of 89%. [0091] The fifth design data [0091] 25 illustrated in FIG. 4E is defined as a rectangle 25 a including vertically 4 grids and horizontally 2 grids, totally 8 grids. A grid located at an upper and left corner indicates an area in which a pattern is to be formed. Accordingly, the third design data 25 has a data rate or darkness rate of 12.5% and a numerical aperture of 87.5%. [0092] The sixth design data [0092] 26 illustrated in FIG. 4F is defined as a rectangle 26 a including vertically 3 grids and horizontally 2 grids, totally 6 grids. A grid located at an upper and left corner indicates an area in which a pattern is to be formed. Accordingly, the third design data 26 has a data rate or darkness rate of 16.6% and a numerical aperture of 83.4%. [0093] The sixth design data [0093] 27 illustrated in FIG. 4G is defined as a rectangle 27 a including vertically 2 grids and horizontally 2 grids, totally 4 grids. A grid located at an upper and left corner indicates an area in which a pattern is to be formed. Accordingly, the third design data 27 has a data rate or darkness rate of 25% and a numerical aperture of 75%. [0094] Then, an average data rate in the entirety of the chip patter [0094] 11 is calculated. It is assumed in the embodiment that an average data rate is equal to 15%. [0095] Then, there is selected design data having a data rate closest to the thus calculated average data rate of 15%. Since the sixth design data [0095] 26 has a data rate of 16.6% which is closest to the average data rate of 15%, the sixth design data 26 is selected. [0096] The data for designing the adjusting pattern [0096] 14 is determined as mentioned above. If necessary, design data having different data rates from the data rates of the first to seventh design data 21 to 27 may be additionally used for designing the adjusting pattern 14. [0097] When a resist is to be exposed to a light through the reticle [0097] 1, at first, an object (not illustrated) to be etched, on which a resist has been coated, is mounted on an X-Y table equipped in an exposure unit (not illustrated), and the reticle 1 is mounted on a reticle stage (not illustrated) positioned above the X-Y table. After requisite alignment has been made, a light emitted from a light source is radiated to both the external frame line 13 and the chip pattern 11 through a condensing lens. The light having been radiated to the chip pattern 11 and the external frame line 13 passes through the reticle 1. The light having passed through the reticle 1 is condensed by another condensing lens, and then, projected in a reduced size onto the resist coated on the object to be etched. [0098] Since a light is not radiated onto the adjusting pattern [0098] 14, the adjusting pattern 14 is not projected to the resist coated on an object to be etched. Thus, the adjusting pattern 14 is not reflected to a pattern to be formed in the resist coated on an object to be etched. [0099] Hereinbelow, a method of fabricating the reticle [0099] 1 is explained with reference to FIGS. 5A to 5E. FIGS. 5A to 5E are cross-sectional views of the reticle 1, taken along the line 3B-3B in FIG. 3A, illustrating respective steps of a method of fabricating the reticle 1. [0100] In FIGS. 5A to [0100] 5E, a broken line 25 indicates a boundary between the chip pattern 11 and the frame pattern 12. An area located at the left of the boundary line 15 is the chip pattern 11, and an area located at the right of the boundary line 15 is the frame pattern 12. As illustrated in FIG. 5A, it is assumed that the chip pattern 11 is comprised of a peripheral portion 11 a and a central portion 11 b surrounded by the peripheral portion 11 a. An area indicated with “C” indicates an area extending in the vicinity of the boundary line 15, including the peripheral portion 11 a. [0101] As illustrated in FIG. 5A, there is first prepared a blank comprised of a glass substrate [0101] 31 and a light-impermeable film 32 formed on the glass substrate 31 by sputtering. The glass substrate 31 is composed of soda-lime glass, heat resistance glass or synthesized quartz, for instance. The light-impermeable film 32 is comprised of a thin metal film such as a chromium film. The light-impermeable film 32 may be composed of silicide such as molybdenum silicon compound (MoSi2). [0102] Then, a positive resist [0102] 33 is applied onto the light-impermeable film 32, as illustrated in FIG. 5A. [0103] Then, electron beams are radiated to the positive resist [0103] 33 in predetermined areas. The adjusting pattern 14 is also exposed to the electron beams in accordance with the selected design data among the above-mentioned first to seventh design data 21 to 27. For instance, the adjusting pattern 14 is exposed to the electron beams in accordance with the sixth design data 26 having a data rate of 16.6%. [0104] Since the resist [0104] 33 is of positive type, the electron beams are radiated to the resist 33 not in areas in which a pattern is to be formed, but in areas in which openings are to be formed. [0105] As illustrated in FIG. 5B, the electron beams are radiated to the resist [0105] 33 in areas a1, a2, a3 and a4, and the electron beams are not radiated to the resist 33 in areas b1, b2, b3 and b4. [0106] In place of the electron beams, ion beams may be radiated to the resist [0106] 33. [0107] Then, the resist [0107] 33 having been exposed to the electron beams is soaked into a developing agent for developing the resist 33. By soaking the resist 33 into a developing agent, the areas a1 to a4 are dissolved, and hence, removed. As a result, there are formed openings c1, c2, c3 and c4, as illustrated in FIG. SC. [0108] The areas b[0108] 1, b2, b3 and b4 are not dissolved, that is, remain as they are, and define resist patterns d2, d3, d4 and d5. [0109] Then, the light-impermeable film [0109] 32 is dry-etched with the resist patterns d2, d3, d4 and d5 being used as a mask. As an etching gas, there is used a mixture gas containing Cl2 at 75 volume % and O2 at 25 volume %. [0110] By carrying out the dry-etching, portions of the light-impermeable film [0110] 32 exposed through the openings c1, c2, c3 and c4 are removed. [0111] In the step of dry-etching, as a result of reaction between the etching gas and the light-impermeable film [0111] 32 composed of chromium (Cr), there is produced oxygen gas (O2). The reaction formula is as follows. [0112] Since the reticle [0112] 1 is designed to include the adjusting pattern 14, a is numerical aperture of the resist 33 in the area C is equal to a numerical aperture of the resist 33 in the central portion 11 b. This means that a later defined a Cr exposure rate in the area C is equal to a Cr exposure rate in the central portion 11 b. Herein, a Cr exposure rate is defined as a ratio (A/B) of an area (A) in which the light-impermeable film 32 is exposed, to a total area (B) of the light-impermeable film 32. [0113] As a result, an amount of oxygen gas (O[0113] 2) generated in the area C is almost equal to an amount of oxygen gas (O2) generated in the central portion 11 b. [0114] Oxygen gas (O[0114] 2) has a characteristic of etching the resist 33. Accordingly, oxygen gas (O2) as the product resulted from the above-mentioned reaction etches, and hence, narrows the resist patterns d2, d3, d4 and d5. [0115] As the resist patterns d[0115] 2, d3, d4 and d5 have been etched, resultant exposed portions of the light-impermeable film 32 are also etched for removal. [0116] An error of etching caused by oxygen gas (O[0116] 2), in a plane-wise direction of the light-impermeable film 32 is the same in all areas of the chip pattern 11. That is, a volume of the light-impermeable film 32 to be etched in more than an area of the resist openings at the start of etching, in the central portion 11 b is equal to the same in the peripheral portion 11 a. [0117] As a result, reduction in a width of the light-impermeable film pattern e[0117] 4 located in the central portion 11 b, relative to a width of the resist pattern d4, is equal to reduction in a width of the light-impermeable film pattern e3 located in the peripheral portion 11 a, relative to a width of the resist pattern d3. Accordingly, if a resist pattern is formed to have a slightly thicker width than a designed width, it would be possible to have a resist pattern and hence a mask pattern having a desired width. [0118] With respect to the adjusting pattern [0118] 14, reduction in a width of the light-impermeable film pattern e5 relative to a width of the resist pattern d5 is not so great as the above-mentioned reduction in a width of the light-impermeable film pattern. However, this does not cause a problem, because the adjusting pattern 14 is not required to have a high pattern accuracy. [0119] A portion of the light-impermeable film [0119] 32 exposed through the opening c1 is removed to thereby define the external frame line 13, as illustrated in FIG. 5D. Portions of the light-impermeable film 32 exposed through the openings c2 and c3 are removed to thereby define the chip pattern 11, as illustrated in FIG. 5D. A portion of the light-impermeable film 32 exposed through the opening c4 is removed to thereby define the adjusting pattern 14, as illustrated in FIG. 5D. [0120] Then, the resist [0120] 33 is removed. By removing the resist 33, portions of the light-impermeable film 32 covered with the resist patterns d2 to d5 appear to define the light-impermeable film patterns e1, e2, e3, e4 and e5, as illustrated in FIG. 5E. The light-impermeable film pattern e5 defines the adjusting pattern 14. [0121] Thus, the reticle [0121] 1 is completed. [0122] In the reticle [0122] 1, a numerical aperture in the area C is equalized to a numerical aperture in the central portion 11 b, ensuring no reduction in an accuracy of the chip pattern 11, which reduction was conventionally caused in the step of dry-etching the light-impermeable film 32 due to a difference in a numerical aperture between the area C and the central portion 11 b. As a result, a resist pattern and hence a mask pattern in accordance with a circuit pattern can be obtained with a high accuracy. [0123] While the present invention has been described in connection with certain preferred embodiments, it is to be understood that the subject matter encompassed by way of the present invention is not to be limited to those specific embodiments. On the contrary, it is intended for the subject matter of the invention to include all alternatives, modifications and equivalents as can be included within the spirit and scope of the following claims. [0123] [0124] The entire disclosure of Japanese Patent Application No. 11-368227 filed on Dec. 24, 1999 including specification, claims, drawings and summary is incorporated herein by reference in its entirety. [0124]
权利要求:
Claims (12) [1" id="US-20010006753-A1-CLM-00001] 1. A photomask comprising: (a) a photomask substrate; and (b) a light-impermeable film formed on said photomask substrate, said light-impermeable film having a pattern comprised of a first pattern corresponding to a circuit pattern of a semiconductor integrated circuit, and a second pattern formed around said first pattern for adjusting a numerical aperture of said first pattern. [2" id="US-20010006753-A1-CLM-00002] 2. The photomask as set forth in claim 1 , wherein said second pattern is formed around said first pattern in an area to which a light is not radiated. [3" id="US-20010006753-A1-CLM-00003] 3. The photomask as set forth in claim 1 , wherein said second pattern has a numerical aperture almost equal to a numerical aperture of said first pattern. [4" id="US-20010006753-A1-CLM-00004] 4. The photomask as set forth in claim 1 , wherein said second pattern has a numerical aperture almost equal to an average of a numerical aperture in the entirety of said first pattern. [5" id="US-20010006753-A1-CLM-00005] 5. The photomask as set forth in claim 1 , wherein said second pattern has a width equal to or greater than 10 mm. [6" id="US-20010006753-A1-CLM-00006] 6. The photomask as set forth in claim 1 , wherein said light-impermeable film has an almost uniform density in said second pattern. [7" id="US-20010006753-A1-CLM-00007] 7. The photomask as set forth in claim 1 , wherein said light-impermeable film constituting said second pattern is equally spaced away from adjacent ones in both a first direction and a second direction perpendicular to said first direction. [8" id="US-20010006753-A1-CLM-00008] 8. The photomask as set forth in claim 1 , wherein said second pattern has a numerical aperture of 100%. [9" id="US-20010006753-A1-CLM-00009] 9. The photomask as set forth in claim 1 , wherein said first pattern has a numerical aperture equal to or greater than 70%. [10" id="US-20010006753-A1-CLM-00010] 10. A method of fabricating a photomask, comprising the steps of: (a) forming a light-impermeable film on a photomask substrate; (b) applying a resist onto said light-impermeable film; (c) exposing said resist to a light in a pattern comprised of a first pattern corresponding to a circuit pattern of a semiconductor integrated circuit, and a second pattern formed around said first pattern for adjusting a numerical aperture of said first pattern; (d) developing said resist to define a resist pattern; and (e) etching said light-impermeable film with said resist pattern being used as a mask. [11" id="US-20010006753-A1-CLM-00011] 11. The method as set forth in claim 10 , further comprising the steps of: (f) fabricating at least two design data used for designing said second pattern, said design data having different data rates from one another; (g) calculating an average data rate of said first pattern; and (h) selecting design data which has a data rate closest to said average data rate, said resist being exposed to a light to define said second pattern, based on the data rate having been selected in said step (h). [12" id="US-20010006753-A1-CLM-00012] 12. The method as set forth in claim 10 , further comprising the steps of: (f) dividing an area in which said second pattern is to be formed, into grids; (g) fabricating at least two design data used for designing said second pattern, among first design data and second design data, said first design data designating grids equally spaced away from one another in both a first direction and a second direction perpendicular to said first direction, a pattern being formed in accordance with said first design data, said second design data having a data rate of 0%; (h) calculating an average data rate of said first pattern; and (i) selecting design data which has a data rate closest to said average data rate, said resist being exposed to a light to define said second pattern, based on the data rate having been selected in said step (i).
类似技术:
公开号 | 公开日 | 专利标题 US7131102B2|2006-10-31|Full sized scattering bar alt-PSM technique for IC manufacturing in sub-resolution era US5208124A|1993-05-04|Method of making a mask for proximity effect correction in projection lithography US7361436B2|2008-04-22|Pattern formation method US7501213B2|2009-03-10|Method for forming generating mask data US7382912B2|2008-06-03|Method and apparatus for performing target-image-based optical proximity correction US6905899B2|2005-06-14|Methods for forming a photoresist pattern using an anti-optical proximity effect KR100594225B1|2006-07-03|Electron-beam exposure method and patterning method using the same EP1542073A2|2005-06-15|Patterning method WO2007044132A1|2007-04-19|Improved process margin using discrete assist features US6562524B2|2003-05-13|Photomask and method of fabricating the same US7955761B2|2011-06-07|Exposure mask, pattern formation method, and exposure mask fabrication method JP2877200B2|1999-03-31|Photomask for exposure and method of manufacturing the same US20070009816A1|2007-01-11|Method and system for photolithography US20080153009A1|2008-06-26|Exposure mask, optical proximity correction device, optical proximity correction method, manufacturing method of semiconductor device, and optical proximity correction program US20040205687A1|2004-10-14|Method and apparatus for fracturing polygons on masks used in an optical lithography process JPH0627636A|1994-02-04|Photomask and production of photomask as well as etching method and exposing method JPH10254122A|1998-09-25|Photomask for exposure KR100573469B1|2006-04-24|multi exposure method of photo mask using electron beam KR100434707B1|2004-06-07|Exposure mask for semiconductor device manufacture JP2002278040A|2002-09-27|Half-tone type phase shift mask and hole pattern forming method JP2001223155A|2001-08-17|Photolithography method US20040043306A1|2004-03-04|Phase shift mask JP2000047367A|2000-02-18|Method and system for improving pattern formation in manufacture of microlithography KR20070037874A|2007-04-09|Mask for semiconductor device and fabrication method thereof JP2002008970A|2002-01-11|Method of correcting proximity effects in electron beam exposure, and method of manufacturing semiconductor device
同族专利:
公开号 | 公开日 JP2001183809A|2001-07-06| TW455740B|2001-09-21| US6562524B2|2003-05-13| KR20010062666A|2001-07-07|
引用文献:
公开号 | 申请日 | 公开日 | 申请人 | 专利标题 US20050095513A1|2002-07-31|2005-05-05|Fujitsu Limited|Photomask| US20070212616A1|2006-03-13|2007-09-13|Chia-Hsin Hou|Method of adjusting size of photomask pattern| US7575692B2|2003-04-11|2009-08-18|Hoya Corporation|Method for etching chromium thin film and method for producing photomask| US20100129736A1|2008-06-17|2010-05-27|Kasprowicz Bryan S|Photomask Having A Reduced Field Size And Method Of Using The Same| US20110086511A1|2009-06-17|2011-04-14|Kasprowicz Bryan S|Photomask having a reduced field size and method of using the same| CN109133661A|2018-10-12|2019-01-04|湖北优尼科光电技术股份有限公司|Multi-functional adjustable etches basket tool|JPH02236549A|1989-03-10|1990-09-19|Dainippon Printing Co Ltd|Manufacture of photomask| JP3338899B2|1992-11-02|2002-10-28|富士通株式会社|Method for manufacturing charged particle exposure mask| US5593801A|1993-02-12|1997-01-14|Mitsubishi Denki Kabushiki Kaisha|Attenuating type phase shifting mask, method of manufacturing thereof and semiconductor device manufactured by using the mask| JP3332973B2|1993-02-16|2002-10-07|松下電器産業株式会社|Light exposure mask and method of manufacturing the same| JP3264548B2|1993-03-16|2002-03-11|株式会社東芝|Exposure mask and method of manufacturing the same| KR960000179B1|1993-06-12|1996-01-03|현대전자산업주식회사|Photomask| JPH08234410A|1995-02-28|1996-09-13|Dainippon Printing Co Ltd|Phase shift photomask and dry etching method for phase shift photomask| US5786113A|1995-06-29|1998-07-28|Nec Corporation|Photo-mask used in aligner for exactly transferring main pattern assisted by semi-transparent auxiliary pattern and process of fabrication thereof| JP3119217B2|1997-10-31|2000-12-18|日本電気株式会社|Photomask and exposure method using photomask|KR101394715B1|2003-04-09|2014-05-15|호야 가부시키가이샤|Method of producing photomask and photomask blank| JP2009141263A|2007-12-10|2009-06-25|Toshiba Corp|Exposure method, photo mask and reticle stage| JP2012008546A|2010-05-24|2012-01-12|Hoya Corp|Method for manufacturing multilevel gradation photomask and method for transferring pattern| JP2012008545A|2010-05-24|2012-01-12|Hoya Corp|Method for manufacturing multilevel gradation photomask and method for transferring pattern| KR101644640B1|2010-07-22|2016-08-02|삼성전자주식회사|Method for evaluation of an epitaxial growth process and method for forming an epitaxial layer|
法律状态:
2000-12-22| AS| Assignment|Owner name: NEC CORPORATION, JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INOUE, TAKASHI;REEL/FRAME:011404/0631 Effective date: 20001215 | 2003-02-19| AS| Assignment|Owner name: NEC ELECTRONICS CORPORATION, JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:NEC CORPORATION;REEL/FRAME:013740/0570 Effective date: 20021101 | 2006-11-29| REMI| Maintenance fee reminder mailed| 2007-05-13| LAPS| Lapse for failure to pay maintenance fees| 2007-06-18| STCH| Information on status: patent discontinuation|Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
优先权:
[返回顶部]
申请号 | 申请日 | 专利标题 JP11-368227||1999-12-24|| JP36822799A|JP2001183809A|1999-12-24|1999-12-24|Photomask and method for manufacturing the same| 相关专利
Sulfonates, polymers, resist compositions and patterning process
Washing machine
Washing machine
Device for fixture finishing and tension adjusting of membrane
Structure for Equipping Band in a Plane Cathode Ray Tube
Process for preparation of 7 alpha-carboxyl 9, 11-epoxy steroids and intermediates useful therein an
国家/地区
|