专利摘要:
1369685 Automatic exchange systems SOC LANNIONNAISE D'ELECTRONIQUE and COMPAGNIE INDUSTRIELLE DES TELECOMMUNICATIONS CIT-ALCATEL 20 Sept 1971 [18 Sept 1970 11 Feb 1971] 43813/71 Heading H4K In a TDM exchange in which time slot interchange between channels of an incoming highway and channels of an outgoing highway is effected by intermediate storage of the data occurring in a channel, the data in respect of a same call is always stored in a particular memory word whose address is cyclically generated during the time slots allotted to the call on the incoming and outgoing highways so that write-in and read-out may occur in synchronism therewith. In Fig. 1 the intermediate storage used for selectively connecting any one of the e channels of an incoming highway to the s channels of an outgoing highway is provided by a memory 2 having a capacity of K words each of x bits. In setting up a connection between a particular input channel Ei and an output channel Sj a route finder (not shown) allots a free memory word Kl to the call and causes this to be written into write control memory MCE, 10 and read control memory MCL, 11 at addresses associated with the incoming and outgoing channels respectively. The two control memories have capacities of e words each of log 2 k bits and s words each also of log 2 k bits respectively. Strict synchronization on the incoming highways is not necessary since the instant occurrence of each channel is detected by control circuitry that delivers signals he and Te corresponding respectively to channel number and frame start to an address generator 6 which thereupon delivers the address Ei. The latter is used to read-out from memory 10 the associated word Kl thereby permitting data in channel Ei on the incoming highway to be written into this word in memory 2. Read-out from memory 2 on to the channel Sj of the outgoing highway is accomplished in an exactly analogous manner by the read-out circuitry MCL. In Fig. 2 the read and write control memories MCEo 27 and MCLo 28 have a capacity of k words of log 2 e bits and k words of log 2 s bits respectively. In this case, during the establishment of a connection involving an incoming channel whose address is Ei, this address Ei is written at the position Kl corresponding to the allotted free data memory word for this connection. During the channel time of the incoming channel the address Ei supplied by generator 6 is compared with the addresses stored in memory 27 until coincidence is found whereupon the location Kl of the coincidence is passed to the memory 2 to permit write-in of data from the incoming highway. Again read-out control by circuitry MCLo is analogous. A plurality of incoming or outgoing highways may be accommodated by providing each of them with a data memory 2 and corresponding .write-in MCE or read-out MCL control circuits respectively. Read-out or write-in from the data memories is controlled by a single circuit MCL or MCE respectively, these having a capacity K equal to the total number of channels on the set of incoming or outgoing highways with which they are associated (Figs. 8 and 9, not shown). The memories may be of static or dynamic, e.g. recirculating shift register, type and various forms of addressing circuit therefor are described with reference to Figs. 3-7 (not shown). The memories and address logic may be implemented by TTL and be formed as integrated circuits.
公开号:SU845811A3
申请号:SU711708093
申请日:1971-09-17
公开日:1981-07-07
发明作者:Ле Руа Ги
申请人:Сосьете Ланнионез Д ,Электроникэ Компани Эндюстриель Дэ Телекоммю-Никасьон Сит-Алкатель (Фирма);
IPC主号:
专利说明:

(54) TEMPORARY SWITCHING The invention relates to telecommunications and can be used in interconnection systems of multi-channel digital communications. A time switch is known that contains a multichannel input system connected in series, a buffer memory block and an output multichannel system, as well as an input marker generator and a generator of output TQ markers. However, the known time switch is a rather complicated device. The purpose of the invention is to simplify the time switch by reducing the capacity of the buffer memory and eliminating devices for synchronizing code groups of pulses in multichannel systems. For 3TOto, a temporary switch containing a serially connected input multichannel system, a buffer memory block and an output multichannel system, as well as a generator of input markers and a generator of output, markers, a converter of input markers, a converter of output markers, an address writing unit and an address reading unit In this output, the input mark generator is connected in series with the converter of input markers; the address write block is connected to the control inputs of the 6yd memory unit, to another Equal input of which is connected to the output marker generator output through successively connected conversion of output markers and addressable flushing unit, the control inputs of the converter of input markers being input for entering numbers of channels and addresses controlling E input converter of output markers for entering numbers output channels and addresses, and control, all generator inputs and input and output markers are sync signal inputs.
38
The drawing shows a structural electrical circuit of the temporary switch.
The time switch contains input multichannel system 1, -6loc 2. Buffer memory, output multi-channel system 3, generator 4 input MapKeitoB, generator 5 output markers, converter 6 input markers, converter 7 output MapfcepoB, address block 8 records , address block 9 readout.
The time switch is working as it is.
Block 2 has a write circuit 10 connected to an input multichannel system 1, a memory 11 formed to each of X binary elements, and a read circuit 12 connected to the output of a multi-channel system 3. Each word of memory 11 is accessible by one of the chains 10 and 12 records or readings due to the K 1 marker established for it.
The generator 4 carries markers & under the control of the clock generator hg and the clock signal corresponding to the input multichannel system 1. In this case, the markers are the sequence numbers of the time channels of the input multi-channel system 1.
Generator 5 generates markers 5 under the control of the sync generator hg and the sync signal Jg corresponding to the output multichannel system 3, the markers are the sequence numbers of the time channels of the output multichannel system 3.
Converter 6 is formed by a chain- / 13 record connected to external controls of the temporary switch, memory 14, capacity of words to memory cells, read circuit 15, circuit; 16 addressing power connected to said external controls, and chain 17 readout addressing -.
Converter 7 is formed by a circuit.
18 records connected to the specified external memory controls
19 by the capacity of S words from f2j.
to the memory, the read circuit 20, the write addressing circuit 21 connected to the specified external control units, and the read addressing circuit 22.
These external control bodies are computing machines that provide control
I4
connection requests originating from multichannel systems 1 and 3 connected to a system that includes a time switch (these bodies are, for example, multi-track recorders, central control settings, etc.).
Each time a connection is requested between the incoming channel E; and outgoing channel Sx, these computers count the free word Kg in block 2 of the buffer memory Kg to connect E-jS / j and perform the operation of marking the connection, namely, from one side, writing to memory 14 of converter 6 through through the recording circuit 13 and under the control of the recording addressing circuit 16 excited by the address E-, the address Kg, which is thus accumulated in the word E of memory 14 and, on the other hand, the memory in memory 19 of the converter 7 through the recording circuit 18 and under control circuit 21 addressing the entry excited by S j of the same address Kg, which is accumulated in the Si word of memory 19.
I -.
Immediately after the marking operation is performed, the time switch goes into automatic mode: the generator 4 input markers wakes up through circuit 16 of the addressing transducer 6 reading the word E | holding in memory 14, which is performed cyclically and synchronously with channel E. Input multi-channel system 1 which directs the transmitted information to channel 6, the output multichannel system 3, the 1D circuit of the converter 6, you-. then gives the address K, which excites the address block 8 of the record and causes the accumulation in the memory 11 of the information in the word K & block 2 of the buffer memory through the write circuit 10.
The generator 5 expands in a similar way the memory 19 of the converter 7, which when passing the marker Sj, receives the address KV, which through the readout address block includes reading the word KB contained in the memory 11 of the buffer memory 2 and thus the previously recorded information is transmitted on the output multichannel system 3 through q, the read circuit 12 of the block 2 of the buffer memory, which is performed synchronously with the passage of the channel, Sj according to
specified output multichannel system 3.
At the end of the connection, the controls release the connection, erased in the manner already described for reading the memories 14 and 19 of converters 6 and 7, and writing the zero addresses previously recorded in the memory 14 and 19 of converters 6 and 7, the CS address does not contain more pre-abrasive; bodies 6 and 7, and the connection is broken. ,
权利要求:
Claims (1)
[1]
1. USSR Patent No. 485611 Cl. H 04 M 3/22, 17.1I.69 (PrototiN).
类似技术:
公开号 | 公开日 | 专利标题
US4545052A|1985-10-01|Data format converter
KR880009521A|1988-09-15|Digital memory systems
US3449711A|1969-06-10|Beam former
US4520479A|1985-05-28|Arrangement for re-arranging information for transmitting outgoing time-division multiplexed information obtained from incoming time-division multiplexed information
SU845811A3|1981-07-07|Time commutator
US4344170A|1982-08-10|Time division switching circuit with time slot interchange
SU1167752A1|1985-07-15|Device for forming frequency-shift keyed signal
SU1462335A1|1989-02-28|Information exchange arrangement
SU832755A1|1981-05-23|Device for receiving and transmitting signals in pulse-code modulation systems
KR970024666A|1997-05-30|PCM data delay circuit
SU1506584A1|1989-09-07|Device for asynchronous switching of digital signals
SU1656541A1|1991-06-15|Common memory direct access system
SU1035825A1|1983-08-15|Apparatus for transmitting discrete information
SU559465A1|1977-05-25|Device for selection of information channels
SU1084896A1|1984-04-07|Buffer storage
SU1069000A1|1984-01-23|Storage
SU1481854A1|1989-05-23|Dynamic memory
SU849193A1|1981-07-23|Data interchange device
SU1399770A1|1988-05-30|Device for searching for data in a storage
SU1287155A1|1987-01-30|Microprogram control device
SU1160472A1|1985-06-07|Buffer storage
SU1517141A2|1989-10-23|Multichannel discrete data transceiving device
SU1249583A1|1986-08-07|Buffer storage
SU580584A1|1977-11-15|Memory
SU1298803A1|1987-03-23|Semiconductor storage
同族专利:
公开号 | 公开日
JPS5437452B1|1979-11-15|
DD95402A5|1973-02-05|
CH570092A5|1975-11-28|
CA952613A|1974-08-06|
ES395213A1|1974-10-01|
AU462853B2|1975-07-10|
AU3361671A|1973-03-22|
GB1369685A|1974-10-09|
CS152972B2|1974-02-22|
IT939820B|1973-02-10|
US3999162A|1976-12-21|
BE772210A|1972-03-08|
HU164841B|1974-04-11|
引用文献:
公开号 | 申请日 | 公开日 | 申请人 | 专利标题

US3300763A|1963-08-20|1967-01-24|Ibm|Message exchange system utilizing time multiplexing and a plurality of different sized revolvers|
US3331055A|1964-06-01|1967-07-11|Sperry Rand Corp|Data communication system with matrix selection of line terminals|
FR1500784A|1966-01-04|1967-11-10|Ibm France|Method and device for finding a free path in a switching network|
US3436733A|1966-05-23|1969-04-01|Stromberg Carlson Corp|Supervisory control register buffer|FR2455837B1|1979-05-04|1982-05-07|Cit Alcatel|
US4390943A|1979-12-26|1983-06-28|Honeywell Information Systems Inc.|Interface apparatus for data transfer through an input/output multiplexer from plural CPU subsystems to peripheral subsystems|
US5892932A|1995-11-21|1999-04-06|Fore Systems, Inc.|Reprogrammable switching apparatus and method|
US8396052B1|2000-07-20|2013-03-12|Alcatel Lucent|Apparatus and method for synchronous and asynchronous switching of internet protocol traffic|
法律状态:
优先权:
申请号 | 申请日 | 专利标题
FR7033980A|FR2106651A5|1970-09-18|1970-09-18|
FR7104655A|FR2126579A6|1971-02-11|1971-02-11|
[返回顶部]