Ignal contraction
专利摘要:
Disclosed is a device for sending a plurality of categories of signalling data over time-multiplexed channels, said device consisting of groups of circuits assigned to various categories of data wherein the inputs of each circuit are connected via a first common bus to the outputs of a clock circuit feeding time reference signals to the various channels, wherein the outputs of each circuit are connected via a second common bus to an output circuit. These groups of circuits are provided with a memory circuit for containing said data and a time reference signal decoding circuit for controlling the reading of the memory circuit for transmission of said data to a telephone exchange. 公开号:SU831093A3 申请号:SU772529152 申请日:1977-10-05 公开日:1981-05-15 发明作者:Поль Лаже Жан;Ле Пабик Жан-Пьер;Клод Ледей Жан 申请人:Ле Матерьель Телефоник (Фирма); IPC主号:
专利说明:
The invention relates to telecommunications and can be used in telephone exchanges with temporary compaction of the pa3jriH4Hux message categories in digital form. A device for transmitting service signals for a telephone station with temporary compression of digital signals is known, which contains a clock generator and service signal drivers, the outputs of which are combined and connected to the corresponding inputs of the output distributor, wherein each service signal generator includes memory blocks combined in the inputs and outputs, and a decoding unit connected to a signal switch and output valve unit G. However, such a device has limited functionality. The purpose of the invention is the expansion of functional capabilities by providing changes in signaling tone frequency. To do this, a device for transmitting service signals contains a clock generator and service signal drivers, the outputs of which are combined and connected to the corresponding inputs of the distribution of output signals, with memory blocks combined in the inputs and outputs included in the hygienic signal processing unit, and a decoder unit connected to a switch; signals and the output of the valve unit, introduced clock distributor, and & tsch worlds of the tonal frequency service signals an additional clock generator, an additional switch, a counter, a pause code combination driver, AND elements, an EXCLUSIVE OR element, and an inverter, while the clock generator output is connected to the clock distributor input, the outputs of which are connected respectively to the output distributor inputs signals, to the combined inputs of the memory blocks of the signal drivers and to the combined inputs of the decoding blocks of the signal drivers in the shaper of the tone frequency signals, one of the inputs of the decoding unit is connected via a counter to the combined inputs of the first and second memory blocks, and one of the outputs of the clock distributor is connected to the control input of the additional clock generator, which outputs Rogo connected to the corresponding inputs of the switch signals, to the controls. the inputs of which are connected to the corresponding outputs of the decoder block of the block, the other outputs of which are connected respectively to the control input of the output valve block, to the control input Prevent reading of the first memory block, which is combined with the corresponding input of the second memory block through the inverter, and to one of the element inputs And, to the other input of which the additional output of the counter is connected, and the output of the element AND through the element EXCLUSIVE OR, to the other input of which is connected one of the corresponding combined outputs. The first and second memory blocks are connected to one of the inputs of the additional switch, to the other inputs of which other combined outputs of the first and second memory blocks are connected, the outputs of the driver of the pause code combination and the output of the signal switch, one of the inputs to which is single the input, and the outputs of the additional switch l are connected to the corresponding inputs of the output valve unit; moreover, the output signal distributor is designed as a switch, to one group of inputs of which The outputs are synchronization blocks, and the switch outputs are connected to the combined inputs of the first, second, and third registers, the outputs of which are outputs of the output distributor, and the control inputs of the first and second registers are connected to the control of the third register input through an inverter, etc. the control inputs of the switch, the first and second registers are the clock inputs of the output distributor. FIG. 1 shows the structural electrical circuit of the proposed device; FIG. 2 shows a structural electrical circuit of a tone frequency signaling signal generator. A device for transmitting signaling signals (FIG. 1) comprises a clock generator 1, a clock signal distributor 2, drivers 3 and 4. 4j tone frequency signaling signals and messages, an output signal distributor containing the switch 6, the synchronization unit 7, the first, second and third registers 8, 9, 10 and the inverter 11, the tone frequency overhead signal generator 3 (Fig. 2) contains the first and second memory blocks 12 and 13, the decoding unit 14, signal switch 15, output valve block 16, additional clock generator 17, additional switch 18, counter 19, code pattern-pause generator 20, AND 21, element 22 EXCLUSIVE OR, 22, inverter 23. The device operates as follows. The device transmits: service signals transmits various signals in the form of digits with eight binary elements, these signals are classified into categories, among which one refers to audio signals, and the others to different voice communications, the device contains two types of outputs: output to FSP wires for parallel transmission of eight binary digital elements and output to two 3T wires, and 3T for their serial transmission. The transmission device, service signals, shown in figure 1, contains shapers 3, 4 .... 4-, each of which is intended for a category of messages, shaper 3 generates all sound signals, shaper 4 - message No. 3, shaper 4, message No. 2, etc. The inputs of these drivers are connected via the first common linil BUS1 to the outputs of the 2 clock distributor signals, issuing time signals to different channels, while the switches are connected via the second common line BUS2 to the distributor 5 output signals, drivers 3, 4 ... 4h are formed, on the one hand, from memory blocks D1 of storing digital messages, and on the other hand, from decoding blocks of time signals for controlling the reading from memory blocks at their designated time intervals. In the proposed device, no more than sixty two channels are used, on six wires H5-H10 of the BUS1 line, distributor 2 provides information indicating the corresponding channel, the digital designation of these wires shows the period of the signal transmitted by them, the signal on the H5 wire has a period eight times longer the duration of the binary element, the signal on the wire H6 has a half the period, the signal on the wire H7 has a four times smaller period and so on. Suppose that when a .00000 code is on the BUS1 line, it is recognized only by the decoder unit 3 that includes memory blocks so that a sample of the international signal is transmitted to the BUS2 line, Codes, 00001, 00011, 00101, 00111 sending messages decoding blocks of shaper 4 are recognized in such a way that samples of messages V,, J +1: +2, -J + 3 are transmitted to the BUS2 line. Since all audio signals are considered as the only category of service-signals, 00000 international codes, 00010 - ready for dialing, 00100 - making a call, 00110 - line busy, 01000 feedback - are recognized by the same decoder unit 3, which includes an adequate way the memory of the imaging unit 3 for the correct samples to be transmitted to the BUS2 line. These different codes are transmitted in a clock determined by the frequency of the clock generator 1, each code being present on BUS2 only for a time equal to the length required for the half-octet transmission sequence. For operation of the memory blocks of the formers 3, 4. , . , 4, timing signals that are multiples of the signals present on the wires H5-H10 are necessary. Thus, these signals are produced by the 2-clock signal distributor and transmitted to the wires of the common BUS1 line, Among the sound signals, signals with frequencies of 425 and 850 Hz are distinguished, samples representing a sinusoidal signal with a frequency of 850 Hz are stored in memory 13 and samples of a sinusoidal frequency 425 Hz are stored in memory 12. Blocks - 12 and 13 memories are permanent and contain 160 samples. They are read by the counter 19, the counting input UP of the counter 19 is connected to the null wire of the BUS1 line, on which a binary element of greater significance of the code transmitted by the distributor 2, i.e. the contents of counter 19 change after a duration equal to the raster of the multi-channel communication system. The octet counted at the output of memory blocks 12 and 13 is determined by the signal, by. on the SF wire, which is connected, on the one hand, directly to the control input of the read block of memory 12 and, on the other hand, through the inverter 23 with a control input of the lock of the memory block 13, thus, the signal A on the SF wire gives permission for an octet to exit from memory block 12, and a signal solves an octet from memory block 13 times. The 160 samples contained in block 12 of memory are 20 ms of an audio signal with a frequency of 425 Hz, since the raster duration according to the ICF standards is 123 MCS and 20 ms represents 8.5 periods of a signal to match the signal with a frequency of 425 Hz after 20 ms, it is necessary to change the sign of samples leaving the memory block 12 for 20 ms before turning For this purpose, an additional cascade is provided for counter 19; a signal appears on the $ 75 wire connected to this cascade, which changes the logical value each time counter 19 ends the cycle. that The aBS wire is connected to one of the two inputs of the AND 21 element, the second input of which is connected to the SF wire. The output of the element AND 21 is connected to the input of the element 22 EXCLUSIVE ALTER OR, the second input of which is connected to the output wire of the memory blocks 12 and 13 — a binary element appears on this wire, representing the sign of the sample. Thus, when the SF signal has a logical value of 1, And 21 is open so that if the 5BS signal is 1, then the signal 0 at the output of element 22 will have a value different from the value of the binary sign element, if on the jBS tiaxc HTcH wire signal O, the value will not differ from the value of the output element at the output of the memory block 13 has not changed, since in this case the signal on SF wire equals o1 In order to change the different first signal methods with a frequency of 425 Hz, a clock generator 17 is provided, which, starting from the signal on wire H12, supplies to wire A ,, B, C, various periodic logic signals whose periods are integer multiples of H12, i.e. multiples of 50 ms, on wire A, the signal remains in state 1 for 50 ms and for 50 ms. in the state O, on the wire B the signal for 0.5 s remains in the state 1 and for 0.5 s it is in the state O, on the wires C the signal for 1.5 s remains in state 1 and 3.5 seconds - in the state O, the switch 15 with four inputs selects 5 or the signals on the three wires A, B, C, or the fixed signal with the logical value 1, the switch 15 is controlled by the code on the two wires SA. And CB, if the code is 00, then the constant signal. With the logical value 1 is present on the output of the switch 15, if the code is 01, the switch 15 communicates between its output and the wire A, if the code 5 10, X. O. The connection between the C terminal and the outlet is carried out. The output signal of the switch is SW1N 15 in turn controls an additional switch 18, an octet appearing at the output of the switch 18 0 either exits from one of the memory blocks 12 and 13 with a possible change in the binary sign element, or is a given octet given by the output of the 1st valve block 16, and
权利要求:
Claims (2) [1] 5, this octet is expressed in silence, when it is converted to an analog signal, the silence octet appears at the output of switch 18, when control 0 is output valve block 16 with three logical states, allows the octet chosen to be transmitted to the common BUS2 line the output of the switch 18 in the presence of a signal on the AU wire with a value of 1, the claims of the invention 1. A device for transmitting service signals for a telephone station with a temporary compression of digital signals, containing a clock generator ignals whose outputs are combined and connected to the corresponding inputs of the output distributor, so that each service signal generator includes memory blocks combined by inputs and outputs and a decoder unit connected to the signal switch and the output valve side switch It has been found that, in order to expand the functionality by providing changes in the signaling signals of the tone signal, the clock signal distributor is inserted, and the tone signal in the driver Frequency - additional clock generator, additional switch, counter, driver, paral code pattern, AND element, EXCLUSIVE ORI element and inverter, while the clock generator output is connected to the clock distributor input, the outputs of which are connected respectively to the output distributor inputs, to the combined memory blocks of the forwarders of service signals and to the integral inputs of the decoding blocks of the forwarders of service signals; moreover, in the official signal driver one of the inputs of the decoding unit is connected via a counter to the combined inputs of the first and second memory blocks, and one of the outputs of the clock distributor is connected to the control to the input of the additional clock generator, whose outputs are connected to the corresponding inputs of the switch of signals, to the control inputs which are connected to the corresponding outputs of the decoding unit, the other outputs of which are connected respectively to the control input of the output valve unit, to the control input o Prevent the reading of the first memory block, which is combined with the corresponding input of the second memory block through the inverter, and to one of the inputs of the AND element, to the other input of which the auxiliary output of the counter is connected, and the output of the element to the other input of which one of the corresponding da1X combined outputs of the first and second memory blocks is connected, connected to one of the inputs of the additional switch, to the other inputs of which other combined outputs of the first and second blocks are connected the memory, the outputs of the shaper of the pause code combination and the output of the signal switch, one of the inputs of which is a single input, and the outputs of the additional switch are connected to the corresponding inputs of the output valve unit. [2] 2. The device according to claim 1, so that the output signal distributor is in the form of a switch, to one group of inputs of which the output of the synchronization unit is connected, and the switch outputs are connected to the bypass inputs of the first, second and The third registers, the outputs of which are the outputs of the output distributor, the control inputs for the first and second registers are connected to the control input of the third register via an inverter, the control inputs of the switch, the first and second registers, and the shift inputs of the first and second registers are the clock inputs of the output distributor. Sources of information taken into account during the examination 1. France patent 2288430, cl. H 04 M 3/50, 1976 (prototype). NO ftsg.g Hvsi
类似技术:
公开号 | 公开日 | 专利标题 SU831093A3|1981-05-15|Ignal contraction US4205203A|1980-05-27|Methods and apparatus for digitally signaling sounds and tones in a PCM multiplex system US3985965A|1976-10-12|Digital signal generator US4477697A|1984-10-16|Method and circuitry for encoding telephone ringing signals JPS6477249A|1989-03-23|Hybrid type time-sharing multiple switching apparatus US3983330A|1976-09-28|TDM switching network for coded messages US3899642A|1975-08-12|Method of distributing tone and alerting signals in a TDM communication system KR860000980B1|1986-07-24|Digital pbx system US4049908A|1977-09-20|Method and apparatus for digital data transmission US3706855A|1972-12-19|Generator for digital pulse signals representative of analog signal pairs GB1076860A|1967-07-26|Improvements in or relating to time division switching systems GB1413690A|1975-11-12|Closed-loop telecommunication system KR920000094B1|1992-01-06|Circuit of dividing information GB1573758A|1980-08-28|Symmetrical time division matrix GB2103039A|1983-02-09|Electronic tone generator US5040172A|1991-08-13|Communication method utilizing channel highway and digital communication apparatus for realizing the same RU2174744C2|2001-10-10|Apparatus for generating tone signals for automatic electronic telephone station FI79640B|1989-09-29|KRETS FOER FOERENING OCH AVSKILJNING AV TAL OCH DATA. GB1565742A|1980-04-23|Connection networks for automatic telephone exchange equipment US4995034A|1991-02-19|Method of integrating one or more accessory function modules in telecommunications systems and access circuit for use therewith SU748912A1|1980-07-15|Selector device SU1107318A1|1984-08-07|Automatic morse code generator US4800558A|1989-01-24|Telephone switching system frame sync generator SU1223389A2|1986-04-07|Multichannel device for transmission and reception of digital information SU482026A1|1975-08-25|Messaging Device
同族专利:
公开号 | 公开日 GR63631B|1979-11-27| AR214090A1|1979-04-30| AU508757B2|1980-04-03| AU2933477A|1979-04-12| FR2367399A1|1978-05-05| FR2367399B1|1980-09-19| US4178483A|1979-12-11| PL201266A1|1978-08-14| RO75443A|1980-11-30| TR19612A|1979-08-13| BR7706592A|1978-08-01|
引用文献:
公开号 | 申请日 | 公开日 | 申请人 | 专利标题 DE1224371B|1965-02-17|1966-09-08|Siemens Ag|Rack wiring for telecommunications systems, especially for racks of telephone switching cabinets| US3435149A|1965-03-17|1969-03-25|Bell Telephone Labor Inc|Tone generators for delta modulation time division communication switching systems| CA918795A|1971-05-28|1973-01-09|Bell Canada|Wired equipment shelf| AU482164B2|1972-11-13|1975-05-15|Lm ERICSSON PTY. LTD|TIME DIVISION MULTIPLEXED Specification DIGITAL SWITCHING APPARATUS V| US3825695A|1973-02-20|1974-07-23|Ddi Communications Inc|Digital data interface scanning system| GB1450457A|1974-01-02|1976-09-22|Plessey Co Ltd|Telecommunication exchange systems| IT1016570B|1974-07-12|1977-06-20|Cselt Centro Studi Lab Telecom|GENERATION OF SPOKEN INFORMATION INSTRUCTED BY MEANS OF AN AUTOCOM DIVERSE TIME DIFFERENT NUMERIC TELEPHONE MUTER| SE427403B|1975-06-13|1983-03-28|Ericsson Telefon Ab L M|SET UP AND DEVICE TO PROVIDE AT LEAST ONE SPECIAL SERVICE REGARDING VOICE MESSAGE TO A NUMBER OF SUBSCRIBERS| US3985965A|1975-07-02|1976-10-12|Gte Sylvania Incorporated|Digital signal generator| US4004099A|1975-10-20|1977-01-18|Rca Corporation|Time division multiplex switching system| US4069399A|1975-11-17|1978-01-17|Northern Electric Company, Limited|TDM PCM Communication system|DE2819119C3|1978-04-29|1980-10-30|Telefonbau Und Normalzeit Gmbh, 6000 Frankfurt|Circuit arrangement for time-division multiplex digitally switching telecommunication systems, in particular telephone switching systems| DE2930420C2|1979-07-26|1988-12-01|Siemens Ag, 1000 Berlin Und 8000 Muenchen, De| JPS5932943B2|1979-10-17|1984-08-11|Fujitsu Ltd| IT1128291B|1980-05-13|1986-05-28|Cselt Centro Studi Lab Telecom|PCM ELEMENTARY SWITCHING MATRIX| GB2083319B|1980-06-25|1984-03-28|Plessey Co Ltd|Digital switching module| JPS6261200B2|1980-07-28|1987-12-19|Fujitsu Ltd| NZ197816A|1980-08-18|1985-05-31|Post Office|Fibre optics link suitable for data transmission within digital exchange| US4683564A|1982-11-22|1987-07-28|Data Switch Corporation|Matrix switch system| US4480330A|1982-11-22|1984-10-30|Gte Automatic Electric Inc.|Arrangement for digital tone distribution| US4551835A|1983-06-27|1985-11-05|International Business Machines Corporation|X.21 Switching system| NL8600612A|1986-03-10|1987-10-01|At & T & Philips Telecomm|T-TYPE LINKAGE SYSTEM FOR BROADBAND LINKAGE SYSTEM AND TIMER STAGE FOR APPLICATION IN A T-STAGE.| NL8601088A|1986-04-28|1987-11-16|Group 2000 Nederland Bv|SYSTEM FOR TRANSMITTING AND / OR SWITCHING SIGNALS.| US5016247A|1989-08-07|1991-05-14|Ibm Corporation|Multihop time assigned speech interpolationsystem for telecommunication networks|
法律状态:
优先权:
[返回顶部]
申请号 | 申请日 | 专利标题 FR7629860A|FR2367399B1|1976-10-05|1976-10-05| 相关专利
Sulfonates, polymers, resist compositions and patterning process
Washing machine
Washing machine
Device for fixture finishing and tension adjusting of membrane
Structure for Equipping Band in a Plane Cathode Ray Tube
Process for preparation of 7 alpha-carboxyl 9, 11-epoxy steroids and intermediates useful therein an
国家/地区
|