专利摘要:
A DEVICE FOR DISPLAYING A TELETEXT ON A TELEVISION RECEIVER SCREEN, containing a demodulator and a video signal shaping unit connected to a television receiver, characterized in that, in order to expand the field of application of the device by allowing the display of eye diagrams to check the demodulator, a modulator is introduced into it , a carrier generator connected to the first input of the modulator, a converter of test digital signals, a generator of test digital signals containing The clock generator of clock pulses connected to the first element I, the first and second counters, the shift register and the frequency divider connected to the comparator. connected to the first pulse shaper connected to a synchronization unit connected to the first signal level control unit, comparator, third counter, second And element associated with the third counter, first Trigger connected to the third And element and НЁ-И element connected to the second trigger connected to the third And element connected to the second counter connected to the second And element, and to the first counter connected to the shift register, the third trigger and the first And element A LI connected via an inverter with the first AND element connected to the CO of the third trigger and a random number generator connected with the second OR element connected with the third trigger and a shift register connected to the third OR element connected to the NAND element and the second block level control signal sig00 connected via a second pulse shaper to an adder O1 amplifier connected to the second one input of the modulator and the first driver of the pulse connected to the first level control unit signal, and the modulator output is connected to the demodulator input, the test digital signal converter contains the first separating element, the input of which is connected to the de-modulator output, and the output of the first separating element is connected to the video amplifier connected to the clock selector, the second separating element, the detector and signal regeneration unit connected to the unit
公开号:SU1181568A3
申请号:SU803212604
申请日:1980-11-21
公开日:1985-09-23
发明作者:Морис Нуарель Ив;Блино Жозеф;Лерай Пьер;Бодюэн Жан-Пьер
申请人:Лъэта Франсэ Репрезанте Пар Ле Секретэр Дъэта О Пост Э Телекоммюникасьон Э А Ля Теледиффюзьон /Сантр Насьональ Дъэтюд Де Телекоммюникасьон/ И Этаблиссеман Пюблик Де Диффюзьон Ди "Теледиффюзьон Де Франс" (Фирма);
IPC主号:
专利说明:

a phase synchronization unit and a detector connected to the first quantization unit, a mismatch signal generator and a fourth counter connected to the second quantization unit, an error detector and a phase synchronization unit connected to the error detector, a second clock generator and a fifth counter connected to the error detector , the coding unit, the input driver, and the error signal generator, which is connected to the error detector and the sixth counter, connected to the unit and the generator a sawtooth signal connected to a first quantization unit connected to a signal level limiter connected to a second separation element and a second quantization unit connected to a coding unit connected to an output signal shaper, whose output is connected to an input of a video signal shaping unit, and the output shaper inputs the signal is connected to a memory unit, a clock selector, a signal separation unit, and an error detector connected to the third quantization unit; limiter level signal, the ramp signal generator, coupled to the encoding unit and the memory unit.
The invention relates to computing and television technology and provides a device for testing a television receiver demodulator of a teletext receiver in which an eye diagram is produced on a television receiver screen, which makes it possible to assess the quality of a television receiver demodulator, since an integral link in the transmission chain. The aim of the invention is to expand the field of application of the device by allowing the display of eye diagrams to test the demodulator. Fig. 1 shows a part of the block scheme of a device for displaying teletext on the screen of a television receiver, which participates in the formation of eye diagrams; Fig.2 is a block diagram of a generator of test digital signals; in fig. 3 - plots of signals from the generator test digital signals; in fig. 4 is a blockhene converter of test digital signals; FIG. 5 is a block diagram of the detector; FIG. 6 is a plot of signals corresponding to the operation of the detector | FIG. 7 is a diagram of a signal regeneration unit; FIG. B is a diagram of a sixth counter; Fig. 9 is a voltage diagram at the output of the sawtooth generator and its correspondence to the television display lines; Fig. 10 is a diagram of a coding unit; Fig. 11 is a diagram of a phase synchronization unit in Fig. 12a — diagrams of signals input to the converter of test digital signals; in Fig. 12b, diagrams of signals generated by a sync pulse generator; Fig. 13 shows the signal plots of the phase synchronization unit; Fig. 14 shows the error signal generator; Fig. 15 shows plots of a signal of a mismatch signal generator; on Fig - eye chart displayed on the screen of the television receiver. The device contains a television receiver 1, a demodulator 2, a video signal generation unit 3, a carrier frequency generator 4, a modulator 5, a digital test signal converter 6, a digital test signal generator 7, the first clock generator 8, the first element AND 9, the first counter 10, second counter 11, shift register 12, frequency divider 13, comparator 14, first pulse shaper 15, synchronization unit 16, first signal level control unit 17, third counter 18, second element 19, first trig rep 31, third element nt AND 21, first element NANDI 22, second trigger 23, first element OR 24, first inverter 25, third trigger 26, random number generator 27, second element OR 28, third element OR 29, Second signal level control unit 30, the first pulse shaper 31, the second pulse shaper 32, the adder-amplifier 33, first separates the common element 34, the video amplifier 35, the clock selector 36, the second separation element 37, the detector 38, the signal regeneration unit 39, the phase synchronization unit 40, the first block 41 quanto vani shaper 42 signal mismatch, fourth counter 43, second quantization unit 44, error selector 45, second clock generator 46, fifth counter 47, coding block 48, output signal generator 49, sixth counter 50, memory block 51, sawtooth generator 52, limiter 53 signal level, signal separation unit 54, third quantization unit 55 second comparator 56, fourth trigger 57, five flip-flop 58, amplifier 59, fourth AND 60, pulse 61 of the supporting line, useful pulses 62 strings, pulses 63 and 64 of triggering 57, third compar torus 65, first differential amplifier 66, third separation element 67 resistors 68-70, LC circuit 71, second differential amplifier 72, sixth trigger 73, first binary counter 74, second binary counter 75, five element AND 76, second element NOT- 77 second 78 inverter, outputs 79 and 80 of the second binary counter 75, analog-digital converter 81, op ration amplifier 82, third differential amplifier 83, seventh trigger 84, eighth trigger 85, delay line 86, register 87, decoder 88 , multiplexer 89, third inverter 90, third element NOT-91, h the third element is YE-I 92, ninth trigger 93, transistor 94, diode 95, current generator 96, quarter comparator 97, quantizer 98, switch 99, ten trigger 100, seventh counter 101, eleventh trigger 102, fourth inverter 103. Device For displaying teletext, it contains a television receiver 1, a generator of 7 test digital 684 signals, a converter of 8 test digital signals, a modulator 5 and a generator 4 of a carrier frequency. The video output of the generator 7 is connected to the input of the modulator 5, the carrier input of which is connected to the output of the generator 5 of the carrier frequency. The high-frequency output of the modulator 5 is connected to the RF input of the tested television receiver 1. The video output of the demodulator 2 of the television receiver 1 is connected to the input of the converter 6 of test digital signals, the output of which is connected to the video input of the television signal generation unit 3 of the television receiver 1. The digital test signal generator 7 contains a quartz signal The first generator of 8 clock pulses, the output of which 1i sends a clock signal, which is distributed over the remaining circuits of the generator 7. Prog The amplified frequency divider 13 is connected to the first input of the phase comparator 14, the output of which is connected to the control input of the first pulse shaper 15, the output of which is connected to the input of the synchronization unit 16. The synchronization unit 16 has a first output, which is connected to the second input of the phase comparator 14 and to the inputs of the third counter 18 and the second element And 19, the second output of the block 16 is connected to the control input of the third counter 18 and to the inputs of two triggers 20 and 23 connected in series The third output of block 16 is connected to the input of the first block 17 for adjusting the signal level. The output of the second counter 11 is connected to the input of the third element I 21, the output of which is connected to the input of the first counter 10 and to the clock input of the flip-flops 20 and 23. The output of the first separating element 34 is connected to the first input of the adder amplifier 33. The output Q of the trigger 23 is connected to the second input of the third element And 21. The output of the counter 11, the output Q of the Trigger 20 and the output 3 of the trigger 23, respectively, are connected to the inputs of the element NON 22, which has three inputs, and the output of the element NOR 22 is connected to the input of the third element OR 29. The output first element 9 is connected to the input of the random number generator 27, the output of the first counter 10 is connected to the input of setting the shift register 12 to the initial state. The output of the generator 27 is connected to the input of the second element OR 28, the output of which is connected to the information input of the register 12, to which the synchronizing time is also applied. signal The output of the register 12 is connected to the second input of the third element OR 29 whose output is connected to the second signal level control unit 30, the output of which is connected to the input of the second driver 31, the output of which is connected to the second input of the adder amplifier 33. The output of the adder amplifier 33 constitutes the output Generator 7 test digital signals. The quartz oscillator 8 connects the clock signal fi with a frequency, i.e. with the frequency of binary elements. The frequency divider 13 is a programmable digital divider capable of dividing the frequency of the received signal of the generator 8 by an integer p. The output signal of the divider 13 determines the frequency of the driver 15, which is the horizontal frequency of the television signal generated by the generator 7 of the test digital signals. The synchronization unit 16 receives the horizontal frequency signals from the imaging unit 15 and from them forms the logical signals of the line and half-frame on the first and second outputs and on the third output, a synchronization signal completely formed in accordance with the standard of the data broadcasting network being tested. The second output of the synchronization unit 16 is connected to the inputs of the counter 18 and the element I 19, which also receives the synchronizing signals of the generator 8. The counter input of the third counter 18 is connected to the first output of the synchronization unit 16, and the setup input to the initial state is connected to the second output block 16. The output of the counter 18 is connected to the input of the second element I 19, the second input of which is connected to the first output of the block 16, the output of the element I 19 is connected to the reliability input of the second counter 11 containing the clock input. The counters 18, which receive the synchronization signals of the half-frame and the lines of the synchronization unit 16, excite their output with only visible lines. Counter 11 excites its output only during the useful duration of the string, i.e. when it is not activated for approximately 10.5 ISS at the beginning of the line, as well as after 63.5 microseconds, which is easily achieved by counting. The output of counter 11 sends binary units for each visible line to the wind by the start of the packet and the end of the packet of maximum duration. It follows from this that the counter 11 sends 1 for each visible line during the duration of the line provided for the transmission of packets. The trigger 20 is set to the zero state each time a raster clock is received. When the first clock signal, which corresponds to the input of the first row, comes from counter 11, as shown in FIG. 3A, and is fed to flip-flop 20, its output fl. goes to 1 (Fig. 36), the state of the trigger 23 does not change. The output of element 22 then sends a signal corresponding to the signal shown in Fig. 3c. When receiving a second signal from counter 11, the trigger 23 changes state, as shown in Fig. 3c. Element 22 turns out to be locked for all subsequent lines. Conversely, the element 21 that was locked during the first row is unlocked for subsequent rows, as shown in FIG. 3. The counter 10 receives the synchronization signal li from generator 8 and from element 21 for each visible row except the first. counter 10 of The first output point is connected to the input of the installation in 1 flip-flop 26, while the last output point is connected to the input of the installation in the O-flip-flop 26. Output 1 of the flip-flop 26 connected, on the one hand, to the input of the first element AND 9 with three inputs, and on the other hand, to the second input of the second element OR 28. Moreover, two points, in particular a and b, are connected to the inputs of the first element OR 24, the output of which connected via inverter 2 5 with the second input of the element And 9. The third input of the element And 9 receives the clock signals L. The output of the element And 9 is connected to the input of the generator 27 random numbers. Generator 27 will transmit for each sync signal passing through AND 9, a binary element that is part of a random sequence. For the clocks corresponding to the outputs a and b of the counter 10 connected to the element OR 24, the counter .10 sends the same signal as at the previous moment. Before the clock corresponding to the first output point and after the clock corresponding to the last output point, the OR 28 element sends O, since the input of the OR element 28 is connected to the output of the trigger 26, which is therefore set to zero. In the example described, generator 27 performs a pseudo-random sequence of 2,047 binary elements,. obtained by dividing modulo two polynomial units followed by infinity of zeros by the polynomial X + X2 + 1. This sequence is not, is contained an integer number of times in a half-frame and gives a variable structure. It is possible to fix this structure by clearly setting the divider to the initial state at the beginning of each half-frame. The shift register 1 2 has a capac- ity: (the bone is two bytes and contains parallel inputs for data input connected in turn with a voltage source and a mass, which allows data to be entered in it in the form of two octaves, each of which has the following composition: 101010101. The initial data input input of register 12 is connected to the first output point of counter 10. Register 12, which receives clock signals at its bias input, opens towards the element OR 29 With each output of the binary element of register 12, a new binary element is written, stepping from the output of the pin 28, i.e., coming from the generator 27 or from the trigger 26. The blocks 17 and 30 of the signal level control, as well as the drivers 31 and 32 are classical circuits in the field of television and data transmission. is a device for impedance matching. In each half frame, having in mind the visible part of the image, the generator 7 of the test digital signals carries the first line, the useful part of which consists of 1, sprinkled with trigger 23 through the element OR 29, then the sequence of lines, the useful part of which consists of two octaves of synchronization of binary elements, then a sequence of pseudo-random binary elements. The output generator 7 serves as a modulating signal in modulator 5, which sends a modulated signal to the RF input of the tested television receiver 1. In the latter, the signal is demodulated in demodulator 2, then to feed it to the input of the 6 test digital signals. Converter 6 contains a video amplifier 35, to which the video signal is fed through the first separating element 34, implemented as a capacitor, and the output of which is respectively connected to the input of the selector 36 of the sync pulse, to the input of the second separating element 37, made in the form of a capacitor C2, to the input of the detector 38 and with the input unit 39 regeneration signals. The output of the second separation element 37 is connected to the input of the quantization unit 55 and to the input of the limiter 53, the output of which is connected, to the input of the first quantization unit 41 and to the input of the second quantizing unit 44. The output of the quantization unit 41 is connected to the input of the sawtooth generator 52, the output of which is connected to the control input of the quantization unit 55 and to the control input of the coding unit 48. The output of quantization unit 44 is connected to the signal input of coding unit 48. The detector 38 contains two outputs. The first output of the detector 38 sends a reference line detection signal and is connected to the control input of the first quantization unit 41 and to the setup input to the initial state of the sixth counter of 50 rows. The second output of the detector 38 sprinkles the signal for each useful line, not counting the first, and is connected to the setup input to the initial state of the fourth counter 43. The second, the output of the detector 38 also sends a confidence signal and is connected to the control input of the signal regeneration unit 39. A quarter counter 43 contains four outputs. First counter output 43
connected to the control input of the quantization unit 4A. The second output of counter 43 sends a start signal and is connected to the control input of the error selector 45. The third and fourth outputs 5 of the counter 43 send control signals at various times and are connected to the corresponding control inputs of the phase synchronization unit 40. O
The input signal of the block 40 phase synchronization is connected to the output of the second generator 46 clock pulses, such as quartz. The phase synchronization unit 40 has another control input 15 connected to the output of the queue regeneration unit 39, and a control input to which a signal is fed with a line frequency F. The output of the phase synchronization unit 40 is connected to the clock input signal of the selector 45 error and with the input of the fifth counter 47 binary elements. The output of the signal regeneration unit 39 is also connected to the control input 25 of the counter 43
Counter 47 binary. Elements contains three outputs. The first output of the counter 47 sends a validation confirmation signal 30 and is connected to the control input of the error selector 45 and to the installation input to the initial state of the coding unit 48. The second output of the counter 47 sends a signal, UK-35 is in the middle of the rows, and is connected to the misalignment driver circuit 42. The third output of the counter 47 is connected to the input of the output signal generator 49, which generates a visualization signal.
The output of the selector 36 of the sync pulse is connected to the input of the output signal generator 49 and to the input of the signal separation unit 54, which, at 45, sends its output signal with the frequency of the line Rc.
The output of the third block is 55 quantum, nor is it connected to the information input of the selector 45 error. The output of the sixth 50 counter 50 lines, which practically contains several buses, is connected to the corresponding input of the circuit of the sawtooth generator 52 and to the corresponding inputs of the memory block 55 51, the output of which is connected to the input of the output signal generator 49.
Video amplifier 35 forms an input cascade that sends a video signal under a very weak impedance. The first separation element 34 of video amplifier 35 prevents the transfer of the constant component. The clock selector 36 extracts from the video signal a synchronization signal, which is reintroduced into shaper 49, which thus can form a full video signal for a television tube at its output. The signal separation unit 54 makes it possible to obtain, on the basis of the complete sync signal, a signal with the line frequency pj, used in the signal limiter limiter 53, the phase synchronization unit 40, the error signal generator 42 and the line counter 50.
The detector 38 serves to detect the first line formed from l, as well as the beginning of the packets. The detector 38 (figure 5) contains an amplifier 59, the input of which is connected to the output of the video amplifier 35, the input + with the mass. The output of amplifier 59 is connected to the input of the fourth trigger 57, the output of which Q is connected to the inputs of block 3 and counter 43 and to the input of the fourth element AND 60, the output of which is connected to the inputs of the first quantization unit 41 and the error signal generator 42. The output G of the trigger 57 is connected to the input of the trigger 58, the output of which U is connected to the second input of the fourth element And 60.
The signal in Fig. 2a is formed in video amplifier 35 at the time of receiving the reference line 61, followed by useful pulses 62 lines. This signal does not contain a continuous component.
The string of signals given by trigger 58 contains only 1, from where its constant amplitude. The average value of the signal a on fig.ba denoted as Vf.pg, .gg. Input + amplifier 59 is under the potential of the mass, the output of amplifier 59 generates a signal (fig.bv), i.e. parts of the signal applied to the average. The constant time of the trigger 57 is chosen equal to several microseconds (less than 10 microseconds), in addition, the trigger 57 is assumed to be re-triggered. From this it follows that the first transmission of the pulse 61 lines generates a square pulse 63, the duration of which is C the constant time of the trigger 57, but for the subsequent lines the trigger 57 remains in the working state for the pulses of the whole line and even beyond impulse 64. Rear edge, impulse 63 unlocks trigger 58, the time constant of which is slightly less than the raster duration. The output signal of the fourth element And 60 has the form shown in FIG. I The signal regeneration unit 39 (Fig. 7) contains a third comparator 65, consisting of the first differential amplifier 66, the input of which is connected to the output of the video amplifier 35 via tr, this separating element 67. At direct current, the input + is connected to ground via a resistor 69, and an input through a resistor 68. You move the amplifier 66 through a resistor 70, which is a communication resistance, to a .Lt circuit 71, the average inductance point L of which is connected to ground. The terminals of the capacitance t LC circuit 71 are connected respectively to the inputs of the second differential amplifier 72. The LC circuit 71 is tuned to 3.1 MHz to eliminate noise components — spurious modulation of the width of the square signals. The validation outputs of the differential amplifiers 66 and 72 are connected to the output of the detector 38. Thus, the signal filtered by the LC circuit 71 is re-quantized in the amplifier 72, the output of which is connected, on the one hand, through the sixth flip-flop 73 with one steady state to the block input 40 phase synchronization, and on the other hand, to the counter 43. The counter 43 is a shift register with eight steps (not shown), in which two outputs of the register are connected by d inputs of the OR element, the output of which is connected to the control input 44 house second block quantization. In practice, the output of the OR element determines the rectangular time signal, during which the quantization unit 44 determines the average value of the signal that is fed to it during the same time, the third output of the register 43 determines the beginning of the data analysis and is connected to the selector 45 mistakes. The fourth and fifth outputs are connected to block 40, phase synchronization. The signal level limiter 53 is a classic scheme that allows determining the level of AB for black zones for the horizontal signals supplied to the quantization blocks 41 and 44. The quantization unit 41 consists, for example, of a quantizer — a composer of units that integrates in the capacitor the maximum voltage of the signal 61 (fig.b) during the duration of the rectangular signal 63, which is supplied to it from the first output of the detector 38. Then the quantization unit 41 supplies a constant voltage equal to the voltage recorded in the memory in the capacitor, i.e. maximum voltage. curve 61. Quantization block 44 contains a low-pass filter followed by a block quantizer that is activated during a rectangular time signal determined by the output of the first counter 43. {... The 50 line counter consists of two binary counters 74 and 75 with four steps installed in series. The installation inputs to the initial state of the counters are connected to the output of the imaging unit 42 and are loaded to the maximum at the beginning of each half-frame, i.e. for a group of meters in 255. Counter 50 also contains a fifth element AND 76, the input of which receives a horizontal frequency signal f and the output of which is fed to the input of samples of binary counters 74 and 75. The output 79 of the highest bit of counter 75 is connected to the input of inverter 78, the output which is connected to the input of the element NOT-AND 77, the second input of which, like the second input of the element AND 76, is connected to the transfer output 80 of the counter 75. The counter outputs of the counter 74 and the counter outputs of the counter 75 with the exception of the output 79 of the higher bits are connected in parallel, that the output of the element is NOT-AND 77 one with the corresponding inputs of the memory block 51 and the corresponding digital data inputs of the analog-to-digital converter 81 of the sawtooth generator 52. 131 When the contents of the counters 74 and 75 are higher or equal to 128, the outputs 79 and 8 are each 1, since the inverter 78 has 1 and O at the inputs of the element NANDI 77, which forms 1. When the content of the counters is less .or equals 127 , at output 79 is O, at both inputs of the element NE-77 there is 1 and generator 96 forms O. As for memory block 51 and converter 81, during the readout everything happens as if their higher-order inputs were directly connected to exit 79. When the contents of counters 74 and 75 are zero at the end of the countdown, exit 80 transfer goes to O, O and 1 are at the inputs of NON-AND 77 and generator 96 generates 1, which leads to supplying the value 128 to the inputs of memory block 51 and converter 81 until the next data input to counter 74 and 75 with the next raster . The analog-to-digital converter 81 is a converter, for example, of the type MC 1408, manufactured by Motrola, and has a first terminal connected to ground through the resistance R3, a second terminal connected to the output of the quantization unit 41, which sends a voltage. through the resistance R 3 and the third terminal connected to the output of the quantization unit 41 through the resistance R 2 and to the input - operational amplifier 82. The input + operational amplifier 82 is connected to the ground through a corresponding resistance, and its output is connected to its input - through resistance R1. The third terminal of the converter 81 sends a current, equal ,, / / R ,, where the coefficient is derived from the following formula with A / 2 + A2 / 4 + AZ / 8+.+AV256, GJ) where the values from A to A denote binary values, supplied to the inputs of the same converter number 81. The value of a varies From O to 255/256, i.e. practically from O to 1. The voltage E at the output of the amplifier 82 is derived from the following formula E4Ri / f 5) "VKC- (Ri / R2) VMc, KC The resistance values R - K are chosen: Ohm, R2 12800 Ohm and 6814 Ohm, what gives a linear change in E depending on h, shown in Fig.9. At the origin, i.e. from the visible part of the half-frame, we have with (: 1, whence E. (114/100) and at the end of the reference, i.e. at the end of the visible part of the raster we have:, whence E (14/100) Umo, ks the voltage provided by the generator 52 varies linearly from 1 to 0.14 V, C. Such a drop is chosen to ensure that the threshold of the error analysis exceeds the maximum level of the video signals, and at the end of the analysis the negative decision threshold. 9 in the first column shows the values (with an accuracy of the coefficient (, j. / 100) E), varying between 0 and 100. The second column shows the values of the addresses of the block There are 51 memories for which the latter sends a marking signal to the imaging unit 49. During the counting, the counters 74 and 75, when the output count reaches the value indicated in the second column above, the corresponding line is marked on the TV screen. % between the values of 0-100 of the first column. Coding block 48 (Fig. 10) contains a differential amplifier 83, the input of which is connected to the output of the generator 52, another input of the block 48 is connected to the output of the quantization unit 44, sending to sting Averaged The validation input of block 48 is connected to the output F ,,. The output of the amplifier 83 is connected to the input PS of the trigger 84, the second input of which is connected to the output F V. The output Q of the trigger 84 is connected to the input D of the synchronizing signal of the trigger 85, the output of which Q is connected to the driver 49, and the setup input to the initial state of which P is connected to the output of the counter 47. The phase synchronization unit 40 is shown in FIG. The receiving signal is in a predetermined phase, determined by the phase of the generator 8 (figure 2), and has a frequency equal to h (. The phase synchronization unit 40 has a frequency determined by the frequency of the generator 46, this frequency is chosen equal to (n-2)
. At the beginning of the transmission of each packet, the phase of two pulses, corresponding to the synchronizing signals on curves 12a, b, is produced, then they have a shift along the line, which varies linearly between the two synchronizing signals. The purpose of the phase synchronization unit 40 is to create a constant phase shift of the signals sent by the clock generator 46 and the signal regeneration unit 39 to receive this. initial phase setting. In converter 6, the received signal is fed to signal regeneration units 39. The output of the clock generator 46 is connected to a delay line 86 on the input 40 of the block containing four outputs respectively shifted by T / B, where T is the period of the generator 46. These four outputs are respectively connected to the four inputs of register 87. The state of these outputs is remembered by a command coming from counter 43, which characterizes the phase of the queue. The state of register 87, decoded by decoder 88, is addressed to multiplexer 89, which selects the appropriate phase from delay line 86. Thus, a preliminary phase shift is obtained. The signal transmitted by the multiplexer 89 is a signal whose phase is adjacent to the queue phase, at least with an accuracy of T / 8.
The output of the multiplexer 89 is connected to the input of the inverter 90, the output of which is connected to the input of the element NE-91, the output of which is connected to the input of the element NOT-92, moreover, to the second input of the element NE-91 and finally to the input D of the synchronizing trigger signal 93. The output Q of the trigger 93 is connected to the second input of the element NON 92, the input D is connected to the fourth input of the counter 43, the input P of installation 1 is connected to the third input of the counter 43 and the input of the RAZ is connected to the output of the signal regeneration unit 39. The output of the element NE-92 is connected to the base of the transistor 94, the emitter of which is connected to the mass, and the collector is connected respectively to the anode of the diode 95, to the mass through the capacitor C4, to the output of the current generator 96 and the input of the comparator 97. The cathode of the diode 95 is connected to mass through capacitor C5, with a quantizer input
98, the output of which is connected to the third input of the comparator 97, and finally, with the contact of the chopper 99, which is controlled by the horizontal frequency f.
The output of comparator 97 is connected to the input of a one-stable trigger 100, which sends a receive synchronization signal.
Fig. 13a shows pulses derived from transients in the queue at the output of trigger 73 and which are active at the input of the RAZ trigger 93 based on the fourth pulse. Fig. 13b shows the pulses received on the leading edges of the clock signal applied to the clock trigger trigger 93. The pulses in Fig. 13t are generated by the inverter 90 and the HE-91 element, the generated pulses are fed to the HE-92 element.
Fig. 13a shows the waveform of the signal at the output Q of the flip-flop 93. Fig. 13c1 shows the waveform of the signal at the output of the element NAND 92. Fig. 13E shows the waveform of the signal at the anode of the diode 95, i.e. charge voltage of capacitor C4. FIG. 13 shows the waveform of the cathode of diode 95, i.e. charge voltage of capacitor C 5.
The time T that flows between the leading edge of the clock signal (Fig. 13 fe) and the transient process in the queue (Fig. 13o () is calculated by trigger 93. The resulting square signal (Fig. 13) is converted into a charge voltage of capacitor C 5 for the corresponding time that until the end of the queue corresponds to one saw tooth, the maximum value of which V directly depends on the width of the rectangular signal.
When capacitor C4 is charged to a maximum value, diode 95 no longer conducts current. This maximum value is recorded in the memory block in the quantizer 98 and then serves as a reference value. Indeed, at the 16th binary element of the queue, the input P of the flip-flop 93 receives a signal from the counter 43, which translates the output Q into a single state, as shown in Fig. 13c. Square signal in FIG. 13c | expands and the saw tooth in Figure 13e exceeds the value of Vr171. At the moment when it exceeds this value, the comparator 97 sends an upward edge of the pulses (Figure 13o (). Then the final rectangular signals in Figure 13c are repeated, the last teeth of the saw The pitch V and the reversal moments of the comparator 97 form the quantization moments. Finally, the one-stable trigger 100 receives the leading edges sent by the comparator 97, and sends pulses (FIG. TOR of the constant width. The phase setting provided at the end of the queue gives line gradual linear offset, based on the fact that the frequency of the generator 46 is equal to (n-2) F, and less than the frequency of the received signal equal to n FH. Shaper 42 signal misalignment (Fig.14) contains a counter 101, the starting input of which data input is connected to the first output of the detector 38, the clock input of which receives the signal F.,. The max output of the counter 101 is connected to the clock input of the trigger 102, the input D of which is connected to ground, and the input P is connected to the second output of the counter 47 while the second counter output 47 corresponds to the middle of the line. The output Q of the trigger 102 is connected to the corresponding input of the error selector 45 and to the input D of the synchronizing signal of the trigger 103, the input D of which is connected to ground, the input P to the output of the inverter 103, to the input of which is fed F. The output Q of the flip-flop 103 is connected to the data input inputs of the counters 74 and 75 (Fig. 8). Fig. 15c shows a graph showing midpoint pulses generated at the second output of counter 47. The chart of Fig. 515 represents pulses with a line frequency F The graph in Fig. 15c shows the change in the output state of the counter 101 when it reaches its maximum. Counter 101 operates in a delay circuit. There are 275 visible lines in the television image, but since the counters 74 and 75 have a capacity of only 255, only 255 lines can be processed. The delay created by the counter 101 makes it possible to center 255 lines on rolls in 273 visible lines. The functions of the triggers 102 and 103 are obvious. Resynchronization of the error selector 45, which is a receiver of pseudo-random data, can be accomplished only when 11 regular binary elements are inserted into the multiplier of the selector 45. The situation in question can often occur when the quantization threshold of the data sent by the generator 52 is half V. those. close to V ALSTX, CrediNe, and when the quantization moment is in the middle of the binary element. Therefore, the first condition of the end of a single raster is called at the beginning of the next, as shown in Fig. 9, due to the output 80 of the second binary counter 75. The second condition exists near the middle of the television line, which represents the moment defined by trigger 102. The graph in Fig. 16 It allows to illustrate the operation of the test device. The quantization threshold of the digital signal in the third quantization unit 55 varies linearly according to the decay generated by the sawtooth generator 52 and synchronously with the raster scan of the TV. This threshold varies between extreme values that span the received digital signal. In addition, the quantization time of the data sent by quantization unit 55 varies linearly and synchronously with the line-by-line scanning of the TV, as shown in Fig. 12c (and lo, since the quantization frequency at reception is slightly lower than the frequency of the binary elements during transmission (the difference is two periods per line.) In FIG. 16, at time i, which corresponds to the middle of the line. The error signal supplied by the error generator 42, the quantization time is correct, while at times t and t the quantization times correspond respectively The start and end of the binary element. At times i K i, the transmit synchronization device is ahead of the receive synchronization device. However, the number of transmitted binary elements must remain identical to the number of processed binary elements in converter 6, therefore the same element is transmitted from i double the duration that is achieved by the element SHSh 24. In Fig. 166.in the Z1 zone, which corresponds to the decay part (Fig. 9) bottom O, all quantized binary elements are obviously equal to 1, which causes 50% error . In the Z2 zone, symmetrically, all quantized elements are equal to O, which also amounts to 50% of the errors. In zone 68, Z3 will always have a quantized binary element, except in the case of an upward transient process, in which case there will be one error. In this zone, the combinations 00, 1 1, 1 O do not cause errors, and only the combination 01 leads to quantization O instead of 1. In this zone, the error rate is 25%. The same situation takes place in zones Z4 to Z6 ..
W
.g
but
II
Ni (17 -GDA134 -
i J7
S3
w
V

IT
HZ
g
55
45
CV
five(
L
Ju
four":
7
Their
Sh
from 35
and
5 5
WITH.
d 58
67 Hh

HVAW 7ff
Isa
t
irWi:
ffW
l
73
7G
kch
kch
g.1
2S5
WF
J6e Pv
 Jos
F
F
jW 28
MIM
About a b
K47, t (S IT1PP1 1 11P1 I1111 {11 ShGShL 1111 | 1MM1i PD PD dshchshdddhshd LD g. / 2
/ MyniTf
FIG. 15
5, H50
but
with d
FI.15. The orexcale part of M // 5 Rig. sixteen
权利要求:
Claims (1)
[1]
DEVICE FOR DISPLAYING TELETEXT ON THE SCREEN OF A TELEVISION RECEIVER, comprising a demodulator and a video signal generating unit connected to a television receiver, characterized in that, in order to expand the scope of the device by providing the ability to display an eye diagram for checking the demodulator, a modulator and a carrier generator are introduced into it the frequency connected to the first input of the modulator, a converter of test digital signals, a generator of test digital signals containing the first a clock generator connected to the first AND element, the first and second counters, the shift register and the frequency divider connected to the comparator connected to the first pulse shaper connected to the synchronization unit connected to the first signal level control unit, the comparator, the third counter, the second element And, associated with the third counter, the first trigger connected to the third AND element and the НО-И element connected to the second trigger connected to the third AND element connected to the second counter connected to the second AND element and to the first counter connected to the shift register, the third trigger and the first OR element connected through the inverter to the first AND connected to the third trigger and the random number generator connected to the second OR element * with a third trigger and a shift register connected to the third OR element, connected to the NAND element and the second signal level control unit, connected through the second pulse shaper to the adder a module connected to the second input of the modulator and the first pulse shaper connected to the first signal level control unit, and the output of the modulator is connected to the input of the demodulator, the converter of test digital signals contains the first isolation element, the input of which is connected to the degas output of the modulator, and the output of the first separation element connected to the video. an amplifier connected to a clock selector, a second isolation element, a detector and a signal regeneration unit connected to the 8951811 ”’ AS>
.1181568 phase synchronization and a detector connected to the first quantization unit, a mismatch signal generator and a fourth counter connected to a second quantization unit, an error detector and a phase synchronization unit connected to an error detector, a second clock generator and a fifth counter connected to the detector. errors, the coding unit, the shaper of the input signal and the shaper of the error signal connected to the error detector and the sixth counter connected to the memory block and the gene a sawtooth signal ator connected to the first quantization unit connected to a signal level limiter connected to a second dividing element and a second quantization unit connected to an encoding unit connected to an output signal shaper, the output of which is connected to the input of the video signal conditioning unit, and the inputs of the shaper the output signal is connected to a memory unit, a clock selector, a signal separation unit and an error detector connected to a third quantization unit connected to a signal level limiter, a sawtooth signal generator connected to the coding unit and the memory unit.
类似技术:
公开号 | 公开日 | 专利标题
SU1181568A3|1985-09-23|Device for displaying tv text on tv receiver screen
US4527195A|1985-07-02|Apparatus for encoding and decoding information
JP3136742B2|2001-02-19|Communication device
US4517586A|1985-05-14|Digital television receiver with analog-to-digital converter having time multiplexed gain
EP0291036B1|1994-10-12|Video communication system and phase or frequency modulator included therein
DE2905990A1|1979-08-23|VIDEO SIGNAL PLAYBACK DEVICE WITH A FLAT VIEWING DISPLAY COMPOSING AN X-Y-IMAGE PLAYBACK ELEMENT ARRANGEMENT OF THE MATRIX TYPE. PLAYBACK WITH SIMPLIFIED STORAGE DEVICE
GB2161336A|1986-01-08|Television video signal a/d converter
US4745476A|1988-05-17|Television sound signal processing apparatus
US4369462A|1983-01-18|Coding system for pay television
US4095259A|1978-06-13|Video signal converting system having quantization noise reduction
JP2574038B2|1997-01-22|Synchronous sampling system and method
US4626929A|1986-12-02|Color video signal recording and reproducing apparatus
US5043813A|1991-08-27|Display locked timing signals for video processing
KR930010360B1|1993-10-16|Restoring circuit for corresponding signal
US4495519A|1985-01-22|Test pattern generators
HU220405B|2002-01-28|Process for transmitting signal mode supplementary information in a television signal
CN1061504C|2001-01-31|Digital method and apparatus for measuring frequency of IF signal
US6130708A|2000-10-10|Trigger generator and waveform monitor
DE2840893C3|1981-05-21|Television reception arrangement
US5021872A|1991-06-04|Phase locked subcarrier regenerator
US5019914A|1991-05-28|System for recording and/or transmitting binary information at a high data rate via known means for recording and/or transmitting video information, and for decoding the digital data
GB2063627A|1981-06-03|Arrangement for determining a data slicing level for a bi-amplitude data pulse signal
DE2214365A1|1973-10-04|BANDWIDTH-LIMITED IMAGE TRANSMISSION
SU1236540A1|1986-06-07|Displaying device
DE2559920C2|1980-04-03|Arrangement for synchronization
同族专利:
公开号 | 公开日
AR229021A1|1983-05-31|
BR8007664A|1981-06-09|
FR2470501A1|1981-05-29|
EP0029780B1|1984-02-29|
ES8202229A1|1982-01-01|
CA1167106A|1984-05-08|
JPS5693488A|1981-07-29|
FR2470501B1|1984-08-17|
AT6454T|1984-03-15|
ES496970A0|1982-01-01|
EP0029780A1|1981-06-03|
AU539544B2|1984-10-04|
DE3066766D1|1984-04-05|
MX148429A|1983-04-20|
US4377822A|1983-03-22|
AU6461380A|1981-05-28|
引用文献:
公开号 | 申请日 | 公开日 | 申请人 | 专利标题

US3898564A|1974-03-11|1975-08-05|Bell Telephone Labor Inc|Margin monitoring circuit for repeatered digital transmission line|
JPS5757714B2|1974-11-26|1982-12-06|Canon Kk|
DE2655133C2|1976-12-04|1983-01-13|Robert Bosch Gmbh, 7000 Stuttgart|Method for displaying a video signal on the screen of a video display device|
GB1603841A|1977-05-10|1981-12-02|Indep Broadcasting Authority|Apparatus for producing a test signal|
US4097697A|1977-06-02|1978-06-27|Northern Telecom Limited|Digital signal performance monitor|
GB1575098A|1977-06-15|1980-09-17|Communications Patents Ltd|Method for measuring crossview between channels in a wired television broadcasting system|
JPS5719632B2|1978-03-15|1982-04-23|FR2516733A1|1981-11-18|1983-05-20|Radiotechnique|Error controller for teletext TV decoder - has control keyboard substituted in when to manage microprocessor programme to inform of number, nature and position of errors, on screen|
JPS6334662B2|1983-06-25|1988-07-12|Nippon Electric Co|
US4581639A|1983-10-17|1986-04-08|Tektronix, Inc.|Method and apparatus for monitoring suitability of a transmission path for transmission of digital data signals|
US4977579A|1984-06-14|1990-12-11|The United States Of America As Represented By The Secretary Of The Navy|Test set for a navigational satellite receiver|
US4639934A|1985-04-11|1987-01-27|Paradyne Corporation|Line impairment display for digital modems|
FR2627340B1|1988-02-11|1991-10-31|France Etat|METHOD FOR BROADCASTING A HIGH DEFINITION TELEVISION PROGRAM AND AN EQUALIZER RECEIVER FOR RECEIVING SUCH A PROGRAM|
EP0410056B1|1989-07-28|1994-11-30|Hewlett-Packard Company|Measurement of characteristics of broadcast optical networks|
JPH04312092A|1991-04-11|1992-11-04|Sony Corp|Digital transmission test signal generating circuit|
US5233628A|1991-05-29|1993-08-03|Virginia Polytechnic Institute And State University|Computer-based bit error simulation for digital wireless communications|
US6330334B1|1993-03-15|2001-12-11|Command Audio Corporation|Method and system for information dissemination using television signals|
US5654751A|1995-05-31|1997-08-05|Bell Atlantic Network Services, Inc.|Testing jig and method of testing video using testing jig|
EP1183555A4|1999-03-17|2003-03-05|Input Output Inc|Hydrophone assembly|
US7114366B1|2000-03-16|2006-10-03|Input / Output Inc.|Sensor|
US6825801B1|2003-12-11|2004-11-30|The United States Of America As Represented By The Secretary Of The Navy|Outer loop test generator for global positioning system|
KR100628835B1|2005-02-26|2006-09-26|한국정보통신기술협회|Automated Testing Device And Method of Data Broadcasting Receivers Based on Test Scenario|
法律状态:
优先权:
申请号 | 申请日 | 专利标题
FR7929335A|FR2470501B1|1979-11-22|1979-11-22|
[返回顶部]