![]() Internal clock signal generating circuit having pulse generator
专利摘要:
PURPOSE: An internal clock signal generator with a pulse generator is provided to synchronize internal clock signal with an external clock signal, and thus generates an internal clock signal. CONSTITUTION: An internal clock signal generator(100) generates an internal clock signal after being synchronized with the external clock signal. The internal clock signal generator includes a pulse generation circuit. The pulse generation circuit(130) receives a reference clock signal according to the external clock signal, and generates an internal clock signal. The pulse generation circuit is activated by a first delay signal delayed by a first delay time from the reference clock signal. The pulse generation circuit is inactivated by a second delay time delayed by a second delay time shorter than the second delay time. A driving part is activated by the reference clock signal, and generates the internal clock signal inactivated by the pulse signal Thereby, although external clock signal(CLK) of a high frequency is input, an internal clock signal(PCLK) synchronized with the external clock signal is generated. 公开号:KR20000065711A 申请号:KR1019990012322 申请日:1999-04-08 公开日:2000-11-15 发明作者:배일만 申请人:윤종용;삼성전자 주식회사; IPC主号:
专利说明:
Internal clock signal generating circuit with pulse generator BACKGROUND OF THE INVENTION 1. Field of the Invention The present invention relates to synchronous DRAM, and more particularly to an internal clock signal generation circuit for generating an internal clock signal in synchronization with an external clock signal. In the synchronous DRAM, data input and output are controlled based on an external clock signal input from an external system. In this case, the synchronous DRAM may generate internal signals based on the internal clock signal generated by the transition of the external clock signal and control the data input / output operation. The internal clock signal may be a pulse type signal generated through an internal clock signal generation circuit employing a pulse generator. In general, several delay units are employed in an internal clock signal generation circuit employing a pulse generator. These delays are used to activate the internal clock signal for a predetermined time and then deactivate it again. That is, the internal clock signal is activated in response to the tip of the external clock signal, and the external clock signal is deactivated in response to a predetermined pulse signal delayed for a predetermined time through the delay units. As a result, the width of the activation interval of the internal clock signal is determined by the delay time by the delay units. In order to provide a margin between the internal signals in the synchronous DRAM, it is preferable that the activation period of the internal clock signal is kept long. Therefore, the delay time by the delay units should be maintained for a predetermined time or more. However, according to the conventional internal clock signal generation circuit, an abnormal internal clock signal is generated when an external clock signal having an activation period smaller than a specified level is input. For example, if the activation period is input to the memory device due to factors such as noise generated by the system, the external clock signal of the second cycle is deactivated before the internal clock signal is deactivated by the pulse signal. Is generated. Therefore, the internal clock signal synchronized with the external clock signal is not generated. In this case, the internal clock signal synchronized with the external clock signal is not generated through the existing internal clock signal generation circuit even when the system is operated at high speed and the activation period is reduced in addition to the factors such as noise generated in the system. There is. Therefore, there is a need to improve the frequency characteristic of the internal clock signal generation circuit so that it can be applied to a system operating at a high frequency. The technical problem to be achieved by the present invention is to provide an internal clock signal generation circuit with improved frequency characteristics. In order to more fully understand the drawings used in the detailed description of the invention, a brief description of each drawing is provided. 1 is a circuit diagram of an internal clock signal generation circuit according to an embodiment of the present invention. FIG. 2 is a detailed circuit diagram of the input buffer of FIG. 1. FIG. 3 is a timing diagram of main signals used in the internal clock signal generation circuit of FIG. 1. 4 is a circuit diagram illustrating a comparative example compared to the internal clock signal generation circuit of FIG. 1. 5 is a timing diagram of main signals used in the internal clock signal generation circuit of FIG. 4 when an external clock signal having a low frequency is input. 6 is a timing diagram of main signals used in the internal clock signal generation circuit of FIG. 4 when a high frequency external clock signal is input. An internal clock signal generation circuit according to the present invention for solving the above problems includes a pulse generation circuit for receiving a reference clock signal generated in response to an external clock signal to generate an internal clock signal. The pulse generation circuit is activated in response to a leading end of the first delay signal delayed by the first delay time from the reference clock signal and delayed by the second delay time shorter than the first delay time from the reference clock signal. A pulse generator for generating a pulse signal deactivated in response to a second stage of the delay signal, and a driving unit that is activated in response to a leading end of the reference clock signal and inactivated in response to a leading end of the pulse signal to generate the internal clock signal. A part is provided. The pulse generator may include a first delay unit configured to receive the reference clock signal and output the first delayed signal delayed by a first delay time, and the second delayed delayed by the second delay time by receiving the reference clock signal. A second delay unit for outputting a delay signal, and a logic circuit unit for outputting a pulse signal having a predetermined width only when the output signal of the first delay unit and the second delay unit is the same level. The first delay unit and the second delay unit may be configured such that a difference between the first delay signal and the second delay signal is smaller than an activation period of the external clock signal. According to the internal clock signal generation circuit, even when applied to a system operating at a high speed, a normal internal clock signal can be generated, thereby improving frequency characteristics. In order to fully understand the present invention, the operational advantages of the present invention, and the objects achieved by the practice of the present invention, reference should be made to the accompanying drawings illustrating preferred embodiments of the present invention and the contents described in the accompanying drawings. Hereinafter, exemplary embodiments of the present invention will be described in detail with reference to the accompanying drawings. 1 to 3 are views for explaining a preferred embodiment of the present invention, Figures 4 to 6 are views for explaining a comparative example compared to the present invention. Example 1 is a circuit diagram of an internal clock signal generation circuit 100 according to an embodiment of the present invention. Referring to FIG. 1, the internal clock signal generation circuit 100 of the present invention includes an input buffer 110 and a pulse generation circuit 130. The input buffer 110 converts an external clock signal CLK, which is input externally and serves as a reference signal of a memory device, to a CMOS level to generate a reference clock signal RCLK. The reference clock signal RCLK is a signal in which the external clock signal CLK is delayed for a predetermined time and inverted. The pulse generation circuit 130 receives the reference clock signal RCLK output from the input buffer 110 and generates an internal clock signal PCLK. The pulse generator 130 includes a pulse generator 140 and a driving unit 170. The pulse generator 140 generates an auto pulse signal PUL that is activated for a predetermined time in response to the reference clock signal RCLK. Preferably, the pulse generator 140 includes a first delay unit 144, a second delay unit 154, and a logic circuit unit 162. The pulse generator 140 may further include an inverter 142. The inverting unit 142 receives the reference clock signal RCLK and inverts it to generate an inverted clock signal BCLK. Preferably, the inverting unit 142 is implemented as one inverter. The inverting unit 142 is inserted to invert the phase of the reference clock signal RCLK. However, it will be apparent to those skilled in the art that an embodiment according to the essential idea of the present invention can be implemented without using the inversion unit 142. The first delay unit 144 receives the inverted clock signal BCLK and generates a first delayed clock signal DCLK1. The first delayed clock signal DCLK1 is a signal in which the inverted clock signal BCLK is delayed by a first delay time tD1. Preferably, the first delay unit 144 is implemented with a plurality of inverters 146, 148, 150, and 152 each having a predetermined delay time. The second delay unit 154 receives the inverted clock signal BCLK and generates a second delayed clock signal DCLK2. The second delayed clock signal DCLK2 is a signal in which the inverted clock signal BCLK is delayed similarly to the first delayed clock signal DCLK1. Preferably, the second delay unit 154 is implemented with a plurality of inverters 156 and 158 each having a predetermined time delay. According to the exemplary embodiment of the present invention, the second delayed clock signal DCLK2 output from the second delay unit 154 is different from the first delay time tD1 from the inverted clock signal BCLK. The signal is delayed by the delay time tD2. Preferably, the second delay unit 154 is configured such that the second delay time tD2 is shorter than the first delay time tD1 (tD2 <tD1). As shown, the number of the inverters 156 and 158 constituting the second delay unit 154 may be less than that of the first delay unit 144 or 146, 148, 150 and 152 of the second delay unit 154. The size of the transistors constituting each of the inverters 156 and 158 may be implemented to be smaller than that of the first delay unit 144. More preferably, the delay time difference tD1-tD2 between the first delay unit 144 and the second delay unit 154 is smaller than the activation period tCH (see FIG. 3) of the external clock signal CLK. Be sure to For example, when the activation period tCH of the external clock signal CLK is about 3 ns and the first delay time tD1 is maintained at 2 to 3 ns, the second delay unit 154 is about 0.5 ns. It is configured to have a second delay time (tD2) of. In addition, since the width of the activation interval of the internal clock signal is determined by the first delay time tD1, the first delay unit 144 is configured such that the first delay time tD1 is longer than a predetermined time. The logic circuit unit 162 generates the spontaneous pulse signal PUL that is activated to a high level when both the first delayed clock signal DCLK1 and the second delayed clock signal DCLK2 are at a high level. Preferably, the logic circuit unit 162 is implemented with a NAND gate 164 and an inverter 166. In addition, the driving unit 170 receives the reference clock signal RCLK output from the input buffer 110 and the spontaneous pulse signal PUL output from the pulse generator 140 to receive an internal clock signal. (PCLK) is generated. The internal clock signal PCLK is activated in response to the leading end of the reference clock signal RCLK and deactivated in response to the leading end of the spontaneous pulse signal PUL. The driving unit 170 includes a pull-up unit 172 and a pull-down unit 178. The pull-up unit 172 outputs a high level internal clock signal PCLK in response to the spontaneous pulse signal PUL and the reference clock signal RCLK. Preferably, the pull-up unit 172 includes a first PMOS transistor 174 gated by the spontaneous pulse signal PUL and a second PMOS transistor 176 gated by the reference clock signal RCLK. do. The pull-down unit 178 sets the internal clock signal PCLK to a low level in response to activation of the spontaneous pulse signal PUL to a high level. Preferably, the pull-down unit 178 includes an NMOS transistor gated by the spontaneous pulse signal PUL. FIG. 2 is a detailed circuit diagram of the input buffer 110 of FIG. 1. As illustrated, the input buffer 110 is configured as a differential amplifier, and the reference clock signal RCLK rises at an external clock signal CLK level relative to a reference voltage Vref level. Or in response to a descent. The reference clock signal RCLK is also a signal in which the external clock signal CLK is delayed and inverted for a predetermined time. The input buffer 110 includes first and second load devices 112 and 122, first and second PMOS transistors 114 and 116, and first and second NMOS transistors 118 and 120. Sources of the first and second PMOS transistors 114 and 116 are commonly connected to a power supply voltage Vdd through the first load element 112, and gates are commonly connected to a drain of the first NMOS transistor 118. do. The drains of the first and second NMOS transistors 118 and 120 are connected to the drains of the first and second PMOS transistors 114 and 116, and the source is grounded through the second load element 122. do. The first NMOS transistor 118 is gated by a reference voltage Vref, and the second NMOS transistor 120 is gated by the external clock signal CLK. According to the input buffer 110, when the level of the external clock signal CLK is higher than the level of the reference voltage Vref, a low level reference clock signal RCLK is generated, and when it is lowered, a high level reference clock signal ( RCLK) is generated. The input buffer 110 may be implemented by various logic circuits such as an inverter or a NAND gate, in addition to the illustrated differential amplifier. 3 is a timing diagram of main signals used in the internal clock signal generation circuit 100 of FIG. 1. An operation of the internal clock signal generation circuit 100 of FIG. 1 will be described with reference to FIG. 3. When the external clock signal CLK in which the activation period tCH is constantly defined is input for a predetermined period, the input buffer 110 operates to delay the predetermined time from the external clock signal CLK and invert its phase. The reference clock signal RCLK is generated. First, a high level reference clock signal RCLK is generated in an initial state in which the external clock signal CLK is at a low level. The high level reference clock signal RCLK turns on the first PMOS transistor 174 of the pull-up unit 172. In this state, when the external clock signal CLK transitions to a high level, in response, the reference clock signal RCLK transitions to a low level and the second PMOS transistor 176 constituting the pull-up unit 172 is turned on. -On. As a result, a high level internal clock signal PCLK is generated. That is, the internal clock signal PCLK transitions to the high level in response to the leading end of the external clock signal CLK. The low level reference clock signal RCLK generated in response to the front end of the external clock signal CLK is delayed for a predetermined time through the inversion unit 142 and then inverted to be output as an inverted clock signal BCLK. Again, the inverted clock signal BCLK is output after being delayed for a predetermined time through the first delay unit 144 and the second delay unit 154. That is, in response to the inverted clock signal BCLK, a first delayed clock signal DCLK1 delayed by the first delay time tD1 from the inverted clock signal BCLK is generated through the first delay unit 144. do. In response to the inverted clock signal BCLK, a second delayed clock signal DCLK2 delayed by the second delay time tD2 from the inverted clock signal BCLK is generated through the second delay unit 154. do. The spontaneous pulse signal PUL, which is activated in a period where both the first delayed clock signal DCLK1 and the second delayed clock signal DCLK2 are at a high level, is generated through the logic circuit unit 162. The spontaneous pulse signal PUL is activated in response to the leading end of the first delayed clock signal DCLK1 and deactivated in response to the trailing edge of the second delayed clock signal DCLK2. In response to the leading end of the spontaneous pulse signal PUL, the NMOS transistor constituting the pull-down unit 178 is turned on, thereby deactivating the internal clock signal PCLK. As a result, according to the internal clock signal generation circuit 100 of the present invention, the internal clock signal PCLK transitions to the high level in response to the leading end of the external clock signal CLK, and the external clock signal CLK is fixed for a predetermined time. In response to the leading end of the spontaneous pulse signal PUL generated by the delay, the signal transitions to a low level. As described above, according to the present invention, the delay time difference between the first delay unit 144 and the second delay unit 154 is smaller than the activation period tCH of the external clock signal CLK. In other words, when the external clock signal CLK is input at a high frequency and the activation period tCH decreases, the delay time of the second delay unit 154 is increased to increase the first delay unit 144 and the second delay unit ( Reduce the delay time difference of 154). Accordingly, the spontaneous pulse signal PUL generated by combining the first and first delayed clock signals DCLK1 and DCLK2 that are output signals of the first and second delay units 144 and 154 may be the first and second delays. Generated every cycle of clock signals DCLK1 and DCLK2. Therefore, even if the internal clock signal generation circuit 100 of the present invention is applied to a system operating at a high speed, a normal internal clock signal may be generated. This effect of the present invention will become more apparent through the following comparative examples. Comparative example 4 is a diagram illustrating a comparative example compared with the internal clock signal generation circuit 100 of FIG. 1. The internal clock signal generation circuit 200 shown in the comparative example of FIG. 4 is configured in the same manner as in the embodiment of the present invention except that the second delay unit 154 of FIG. 1 is not provided. Referring to FIG. 4, the internal clock signal generation circuit 200 according to the comparative example of the present invention includes an input buffer 210 and a pulse generation circuit 230, and the pulse generation circuit 230 includes a pulse generator. 240 and a driving unit 270 are provided. In addition, the pulse generator 240 includes an inverting unit 242, a delay unit 244, and a logic circuit unit 262, and the driving unit 270 includes a pull-up unit 272 and a pull-down unit ( 278). The configuration and operation of the input buffer 210, the inverting unit 242, the delay unit 244, the logic circuit unit 262, the pull-up unit 272, and the pull-down unit 278 are described in FIG. 1. 110, the inversion unit 142, the first delay unit 144, the logic circuit unit 162, the pull-up unit 172, and the pull-down unit 178, and thus detailed description thereof will be omitted. 5 and 6 are timing diagrams of main signals used in the internal clock signal generation circuit 200 of FIG. 4, and FIG. 5 illustrates that an external clock signal CLK having a low frequency is inputted so that a normal internal clock signal PCLK is received. Unlike this, FIG. 6 illustrates a case where an error occurs in the internal clock signal PCLK by inputting the high frequency external clock signal CLK. First, referring to FIG. 5, an external clock signal CLK having a low frequency, for example, an external clock signal CLK having an activation period tCH greater than the delay time tD of the delay unit 244 may be included in the input buffer. When inputted to 210, the reference clock signal RCLK is generated from the external clock signal CLK for a predetermined time and inverted in phase. The internal clock signal PCLK is activated to a high level in response to the reference clock signal RCLK. The reference clock signal RCLK is generated as an inverted clock signal BCLK, which is delayed again through the inversion unit 242 for a predetermined time and whose phase is inverted. The spontaneous pulse signal PUL having a predetermined width is generated in response to the delayed clock signal DCLK in which the inverted clock signal BCLK and the inverted clock signal BCLK are delayed by a delay time tD. Here, since the delay time tD is smaller than the activation period of the external clock signal CLK, the spontaneous pulse signal PUL is generated every one period of the external clock signal CLK as in the embodiment. The internal clock signal PCLK is inactivated in response to the leading end of the spontaneous pulse signal PUL. As described above, when the external clock signal CLK having the low frequency is input, the internal clock signal PCLK is activated to a high level in response to the leading end of the external clock signal CLK, as in the above embodiment. The internal clock signal PCLK is deactivated to a low level in response to the spontaneous pulse signal PUL generated by delaying CLK for a predetermined time. However, as shown in FIG. 6, when the external clock signal CLK is input at a high frequency, the activation period tCH of the external clock signal CLK is smaller than the delay time tD of the delay unit 244. The spontaneous pulse signal PUL is not generated within one period of the inverted clock signal RCLK. That is, as shown, the spontaneous pulse signal PUL is generated in response to the tip of the second cycle of the inverted clock signal BCLK. The internal clock signal PCLK is inactivated in response to the leading end of the spontaneous pulse signal PUL. Therefore, according to the internal clock signal generation circuit 200 of FIG. 4, when the system operates at a low frequency and the low frequency external clock signal CLK is input, the internal clock signal PCLK synchronized with the external clock signal CLK. Is generated. However, when the system operates at a high frequency and an external clock signal CLK of high frequency is input, for example, an external clock signal CLK having an activation period tCH smaller than the delay time tD of the delay unit 244 is input. An abnormal internal clock signal PCLK is generated which is not synchronized with the external clock signal CLK. For example, assume that the delay unit 244 has a delay time tD of about 3 ns. When an external clock signal CLK having an activation period tCH of 5 ns or more at low frequency is input, a spontaneous pulse signal having a width of 2 ns corresponding to a difference tCH-tD between the activation period tCH and a delay time tD is input. PUL is generated and the internal clock signal PCLK is deactivated in response to the leading end of the spontaneous pulse signal PUL. However, when an external clock signal CLK having an activation period tCH of 3 ns or less is inputted, two of the NAND gates 264 constituting the logic circuit unit 262 within one period of the external clock signal CLK. There is no case where the input signals are all high level. As a result, the spontaneous pulse signal PUL is not generated within one period of the external clock signal CLK, and as a result, the internal clock signal PCLK is not deactivated within one period of the external clock signal CLK. Although the present invention has been described with reference to one embodiment shown in the drawings, this is merely exemplary, and those skilled in the art will understand that various modifications and equivalent other embodiments are possible therefrom. For example, in the above embodiment, the reference clock signal RCLK is out of phase with the external clock signal CLK, and an inverting unit 142 for inverting the phase of the reference clock signal RCLK includes a pulse generator. Although the case where the signal is inserted into the external clock signal CLK is generated by the input buffer 110 illustrated in FIG. 1 as an example, the inverting unit 142 may be used. ) May not be inserted. In this case, it is apparent that both the delay time of the first delay unit and the second delay unit are generated from the reference clock signal RCLK, and the same effect as that of the embodiment may be achieved. Therefore, the true technical protection scope of the present invention will be defined by the technical spirit of the appended claims. According to the internal clock signal generation circuit of the present invention, even when the high frequency external clock signal CLK is input, the internal clock signal PCLK synchronized with the external clock signal CLK is generated.
权利要求:
Claims (6) [1" claim-type="Currently amended] An internal clock signal generation circuit that generates an internal clock signal in synchronization with an external clock signal, The internal clock signal generation circuit includes a pulse generation circuit for receiving a reference clock signal generated in response to the external clock signal to generate an internal clock signal, wherein the pulse generation circuit includes: Activated in response to a leading edge of the first delayed signal delayed by the first delayed time from the reference clock signal, and in response to a trailing edge of the second delayed signal delayed by the second delayed time shorter than the first delayed time from the reference clocked signal. A pulse generator for generating a spontaneous pulse signal that is inactivated; And And a driving unit that is activated in response to the leading end of the reference clock signal and generates the internal clock signal deactivated in response to the leading end of the spontaneous pulse signal. [2" claim-type="Currently amended] The method of claim 1, wherein the pulse generator, A first delay unit receiving the reference clock signal and outputting the first delay signal delayed by the first delay time; A second delay unit receiving the reference clock signal and outputting the second delay signal delayed by the second delay time; And And a logic circuit unit configured to output a pulse signal having a predetermined width in response to the output signals of the first delay unit and the second delay unit generated in response to the front end of the reference clock signal. . [3" claim-type="Currently amended] The method of claim 2, wherein the first delay unit and the second delay unit, respectively, Internal clock signal generation circuit comprising a different number of inverters. [4" claim-type="Currently amended] The method of claim 3, wherein the first delay unit and the second delay unit, And a timing difference between the first delay signal and the second delay signal is smaller than an activation period of the external clock signal. [5" claim-type="Currently amended] The method of claim 1, wherein the driving unit, A pull-up unit configured to generate the internal clock signal activated in response to a leading end of the reference clock signal; And And a pull-down unit configured to generate the internal clock signal which is inactivated in response to the leading end of the pulse signal. [6" claim-type="Currently amended] The method of claim 1, wherein the internal clock signal generation circuit, And a buffer circuit which receives the external clock signal and generates the reference clock signal converted to a CMOS level.
类似技术:
公开号 | 公开日 | 专利标题 US8433023B2|2013-04-30|Method and apparatus for generating a phase dependent control signal US6750688B2|2004-06-15|Semiconductor integrated circuit device and delay-locked loop device KR100502664B1|2005-07-20|On Die Termination Mode Conversion Circuit and its Method US5973525A|1999-10-26|Integrated circuit device US7196966B2|2007-03-27|On die termination mode transfer circuit in semiconductor memory device and its method US7489172B2|2009-02-10|DLL driver control circuit KR100342454B1|2002-06-28|Latch circuit US6459314B2|2002-10-01|Delay locked loop circuit having duty cycle correction function and delay locking method US6433597B2|2002-08-13|Delay locked loop with reduced noise response JP4480471B2|2010-06-16|Register controlled delay lock loop JP4434858B2|2010-03-17|Duty correction voltage generation circuit and duty correction voltage generation method US6259288B1|2001-07-10|Semiconductor integrated circuit having a DLL circuit and a special power supply circuit for the DLL circuit US6724684B2|2004-04-20|Apparatus for pipe latch control circuit in synchronous memory device KR100527402B1|2005-11-15|Delay locked loop of DDR SDRAM US6292410B1|2001-09-18|Apparatus for buffering data strobe signal in high-speed memory device US6791888B2|2004-09-14|Semiconductor memory device having preamble function JP3993717B2|2007-10-17|Semiconductor integrated circuit device KR100593271B1|2006-06-26|Semiconductor integrated circuit device JP3644827B2|2005-05-11|DLL circuit considering external load JP4824274B2|2011-11-30|Method for generating output control signal of synchronous semiconductor memory device and synchronous semiconductor memory device JP4511767B2|2010-07-28|Semiconductor memory and driving method thereof KR100543937B1|2006-01-23|Data output control circuit US6621316B1|2003-09-16|Synchronous mirror delay | circuit and method including a counter and reduced size bi-directional delay line US5786711A|1998-07-28|Data output buffer for use in a semiconductor memory device US6137334A|2000-10-24|Logic circuit delay stage and delay line utilizing same
同族专利:
公开号 | 公开日 US6242960B1|2001-06-05|
引用文献:
公开号 | 申请日 | 公开日 | 申请人 | 专利标题
法律状态:
1999-04-08|Application filed by 윤종용, 삼성전자 주식회사 1999-04-08|Priority to KR1019990012322A 2000-11-15|Publication of KR20000065711A
优先权:
[返回顶部]
申请号 | 申请日 | 专利标题 KR1019990012322A|KR20000065711A|1999-04-08|1999-04-08|Internal clock signal generating circuit having pulse generator| 相关专利
Sulfonates, polymers, resist compositions and patterning process
Washing machine
Washing machine
Device for fixture finishing and tension adjusting of membrane
Structure for Equipping Band in a Plane Cathode Ray Tube
Process for preparation of 7 alpha-carboxyl 9, 11-epoxy steroids and intermediates useful therein an
国家/地区
|