专利摘要:
A circuit for generation of a reference voltage for an electronic system, which circuit comprises at least one digital buffer (U21, U31, U32, U41, U51), a low pass filter (R21, C21; R31, C31; R41, C41; R51, C51) and an operational amplifier (OA21, OA31, OA41, OA51)), which circuit is adapted to revive an input in the form of a bandgap reference voltage into the digital buffer, which digital buffer is adapted to receive a digital input from a Pulse Width Modulated (PWM) signal, which digital buffer is adapted to generate an output signal adapted to be fed to the low pass filter, which output signal after filtration is adapted to be fed to a positive input terminal of the operational amplifier, which operational amplifier comprises a feedback circuit, which feedback circuit comprises at least one capacitor (C22, C32, C44, C54) adapted to be connected from an output terminal of the operational amplifier towards a negative input terminal of the operational amplifier so as to form an integrator, wherein the feedback circuit further comprises at least one chopped signal path (R22, S21; R33, R34, S32; R33, R35, C35, S31), which chopped signal is adapted to be modulated by the output signal of the digital buffer.
公开号:DK201570208A1
申请号:DKP201570208
申请日:2015-04-10
公开日:2016-10-31
发明作者:Dan Vinge Madsen;Stig Alnøe Lindemann
申请人:Pr Electronics As;
IPC主号:
专利说明:

Zero drift, limitless and adjustable reference voltage generation Field of the Invention
The present invention relates to a circuit for generation of a reference voltage for an electronic system, which circuit comprises at least one digital buffer, a low pass filter and an operational amplifier, which circuit is adapted to revive an input in the form of a bandgap reference voltage into the digital buffer, which digital buffer is adapted to receive a digital input from a Pulse Width Modulated (PWM) signal, which digital buffer is adapted to generate an output signal adapted to be fed to the low pass filter, which output signal after filtration is adapted to be fed to a positive input terminal of the operational amplifier, which operational amplifier comprises a feedback circuit, which feedback circuit comprises at least one capacitor adapted to be connected from an output terminal of the operational amplifier towards a negative input terminal of the operational amplifier so as to form an integrator.
Background of the Invention
Fixed reference voltage circuitry based on bandgap voltage together with temperature compensation is widespread commercially available in the form of serial and shunt voltage regulators, and offers an initial accuracy typically down to 0.025% and a temperature drift of 2 ppm/°C.
Often, reference voltages different from the standardized voltages are needed and in some cases even a stabilized, variable reference voltage is required. Typically, a stabilized reference voltage is obtained by resistor division as in Figure 1, which can create an output voltage higher than the bandgap reference voltage. To ensure high initial accuracy and temperature drift corresponding to the bandgap reference specifications, the resistors (R2 and R3 in Figure 1) shall be of very high precision with respect to the initial resistor value and have a very low temperature drift. Resistors of high precision and low temperature drift are very costly and typically cause the circuit to be economically non-viable. US2014247023A1 discloses a technique to reduce the influence of resistor precision and temperature drift by adding an additional bandgap reference.
The present invention discloses a technique to obtain a reference voltage whose precision and drift are independent of the resistors in the circuit and which is without limits relative to the bandgap voltage, i.e., it can be above or below the bandgap voltage.
Objects of the Invention
It is the object of the invention to generate a reference voltage in a cost-effective way and to be able to vary the reference value in a well-defined way, independently of the bandgap voltage. The invention ensures a stable and low-drift reference voltage generation by means of low cost components. Furthermore, the reference voltage can be adjusted by a duty cycle of the PWM signal.
Description of the Invention
The objects of the invention can be achieved by a circuit as disclosed in the preamble of claim 1 and further modified in that the feedback circuit further comprises at least one chopped signal path, which chopped signal is adapted to be modulated by the output signal of the digital buffer.
Hereby, it can be achieved that the steady state operational amplifier output voltage (Vref) can be varied from 0 V to infinite (only limited by the operational amplifier), wherein the output voltage (Vref) is only dependent on the duty cycle (D) of the PWM signal and the bandgap voltage (Vbandgap) according to the following formula:
In a preferred embodiment of the invention, the feedback circuit comprises two individual out of phase chopped signal paths, wherein one signal path is adapted to determine a direct current of an output voltage and the other signal path is adapted to cancel the triangular signal behaviour of the operational amplifier due to the currents flowing in the two paths in opposite directions. Hereby, it can be avoided that the operational amplifier performs integration of the signal.
In a further preferred embodiment of the invention, the operational amplifier is a zero-drift operational amplifier adapted to eliminate the temperature drift of an offset volt age drift of the operational amplifier. Hereby, the circuit can operate independently of change in temperature.
In a further preferred embodiment of the invention, a single pole dual throw switch is adapted to perform the chopping of the signal paths. Hereby, a simplified circuit can be achieved, where fewer components have influence on the temperature drift.
In a further preferred embodiment of the invention, two MOSFET transistors are adapted to perform the chopping of the two signal paths. Hereby, a very fast chopping can be achieved.
The present invention makes use of a PWM signal to create a cost-effective, stable, precise, adjustable and low-drift reference voltage, which can be used for typical analog signal conditioning and for analog-to-digital conversion.
As most electronic constructions require/include a microprocessor, the availability of a PWM signal, which is inherent in most microprocessors, is high. The reference voltage generation is determined by the voltage supplied to a buffer/inverter within the circuit and the duty cycle of the PWM.
The present invention makes use of a PWM signal to obtain a highly stable, low drift reference voltage as described in Figure 2. The reference voltage is given by:
where Vbandgap is the voltage supply for the buffer (U21) typically generated by a voltage reference diode based on temperature compensated bandgap voltage, and D is the duty cycle of the PWM signal.
Based on the assumption of an ideal operational amplifier (OA21) and an ideal switch (S21), the passive components within the circuit (R21, C21, C22, R22 and C23) do not have any influence on the accuracy and drift of the reference voltage Vref.
The stability of the duty cycle of the PWM is important for the stability of the reference voltage (Vref). For microprocessors, the duty cycle of PWM signals is based on counters which count a fixed number of clock periods of the microprocessor system clock for the “low” PWM period and typically another fixed number of clock periods for the “high” PWM period. The microprocessor system clock is based on either a crystal or a simple Resistor-Capacitor (RC) oscillator, wherein for both types of oscillator a very high degree of short term stability (phase stability) is given due to a very high quality factor of the oscillator. Long term variations of the clock frequency due to temperature and aging will not have any influence on the duty cycle, as the latter is determined by the counted clock cycles for “high” PWM signal and the succeeding counted clock cycles for “low” PWM signal.
The implementation given in Figure 2 may suffer from the fact that the capacitance (C23) may cause the operational amplifier to exhibit instability; furthermore, the output of the operational amplifier may exhibit a triangular behaviour with the frequency of the PWM signal due to the position of the switch (S21). The output of the operational amplifier (OA21) may increase when the switch (S21) is connected to the ground and decrease when the switch (S21) is connected to the output of the operational amplifier (OA21) due to the integration behaviour of the operational amplifier’s coupling.
In Figure 3, it is disclosed an implementation where the operational amplifier instability is avoided by resistor (R32), which may be in the range of 100 ohm. The triangular output behaviour of the operational amplifier is reduced/cancelled by the dual switch strings formed by: • String 1: a resistor (R34) and a switch (S32); and • String 2: a resistor (R35), a switch (S31) and a capacitor (C35).
The two strings are driven out of phase with respect to each other by the inverter (U32). The currents within the two strings will be equal in level, given that the impedance of the capacitor (C35) is much smaller than the impedance of the resistor (R35) and the two resistors (R34 and R35) are equal, and opposite in direction, causing the resulting current within the resistor (R33) to be null and thereby avoiding the triangular behaviour of the operational amplifier’s output.
The direct current (DC) component of the reference voltage (Vref) is only determined by the primary string (R34 and S32).
The capacitor (C34) is used to reduce switching noise from the two switches (S31 and S32) causing noise at the output of the operational amplifier.
Alternatively, more cost-effective implementations are given in Figure 4 and Figure 5. In Figure 4, the two switches have been reduced to only one Single Pole Dual Throw (SPDT) switch. In Figure 5, the switching functionality is obtained by two MOSFET transistors. For both implementations, the resistors (R47 and R57) will cause a temperature drift since the latter will not be nulled out by the circuit’s behaviour. The resulting temperature drift on the reference voltage occurring from the resistors’ drift of (R47 and R57) can though be reduced dramatically by a proper design as the temperature coefficient on the reference voltage generation for the implementation in Figure 4 can be calculated as:
where: TCr47 is the temperature coefficient of the resistor (R47); D is the duty cycle of the PWM signal; and R45, R46, and R47 are the nominal values of the respective resistors.
Selecting the sum of the resistors (R45 and R46) significantly larger than the resistor (R47), the temperature coefficient of the reference voltage can be approximated to:
The effect of the temperature coefficient of the resistor (R47) is reduced by the factor given in the above formula. For a duty cycle of 0.5 and a ratio between R47 and the sum R45 and R46 of 10, the influence of the resistor’s temperature coefficient on the reference voltage (Vref) will be reduced by a factor 20.
Another contribution to the temperature coefficient of the reference voltage is the offset voltage temperature drift of the operational amplifier (OA21, OA31, OA41 and OA51), which can reduced by used of a zero-drift operational amplifier (chopped amplifier).
Description of the Drawings
Figure 1 discloses the prior art of creating a reference voltage.
Figure 2 discloses a simplified implementation of the variable reference voltage generator. Figure 3 discloses an implementation including a resistor R32 that avoids instability of the operational amplifier.
Figure 4 discloses an implementation using only one SPDT switch.
Figure 5 discloses an implementation using two MOSFET transistors as switches.
Detailed Description of the Invention
Figure 1 discloses the prior art of creating a reference voltage which differs from the standardized bandgap references.
Figure 2 discloses a simplified implementation of the variable reference voltage generator, where the power supply for the buffer (U21) is a stable voltage with an accuracy and stability given by the bandgap reference voltage device (U22). The low pass filter (R21 and C21) creates an average input voltage for the operational amplifier of (Vbandgap · D). The switch (S21) is controlled by the PWM signal and creates a gain within the operational amplifier of (1/(1-D)), where (D) is the duty cycle of the PWM signal. The capacitor (C23) stabilizes on a short term and reduces the high frequency noise from the PWM input signal at the output voltage Vref.
Figure 3 discloses an implementation including a resistor R32 that avoids instability of the operational amplifier due to the large capacitor C33. Furthermore, a dual structure comprising (R34 and S32) and (C35, R35 and S31) is implemented, which first structure (R34 and S32) defines the direct current gain of the operational amplifier on the basis of the duty cycle, whereas the latter structure (C35, R35 and S31) generates an oppositely directed current within R33 causing the triangular behaviour of the output signal of the operational amplifier to be cancelled.
Figure 4 discloses an implementation using only one SPDT switch (S41) and only one buffer (U41). The purpose of the resistors (R47 and R49) is to limit the output current of the operational amplifier. The temperature drift of resistor (R47) is reduced by the factor: R47/(R47+R46). For an implementation where R46 is significant larger than R47, the temperature drift of the resistor (R47) is dramatically reduced.
Figure 5 discloses an implementation using two MOSFET transistors as switches to employ a cost-effective implementation. Using an inverter as PWM signal buffer enables the two inverted PWM signals for the two MOSFETs.
权利要求:
Claims (5)
[1] 1. A circuit for generation of a reference voltage for an electronic system, which circuit comprises at least one digital buffer (U21, U31, U32, U41, U51), a low pass filter (R21, C21; R31, C31; R41, C41; R51, C51) and an operational amplifier (OA21, OA31, OA41, OA51), which circuit is adapted to revive an input in the form of a bandgap reference voltage into the digital buffer, which digital buffer is adapted to receive a digital input from a Pulse Width Modulated (PWM) signal, which digital buffer is adapted to generate an output signal adapted to be fed to the low pass filter, which output signal after filtration is adapted to be fed to a positive input terminal of the operational amplifier, which operational amplifier comprises a feedback circuit, which feedback circuit comprises at least one capacitor (C22, C32, C44, C54) adapted to be connected from an output terminal of the operational amplifier towards a negative input terminal of the operational amplifier so as to form an integrator, characterized in that the feedback circuit further comprises at least one chopped signal path (R22, S21; R33, R34, S32; R33, R35, C35, S31), which chopped signal is adapted to be modulated by the output signal of the digital buffer.
[2] 2. The circuit for generation of the reference voltage according to claim 1, wherein the feedback circuit comprises two individual out of phase chopped signal paths, wherein one signal path (R33, R34, S32) is adapted to determine a direct current of an output voltage and the other signal path (R33, R35, C35, S31) is adapted to cancel the triangular signal behaviour of the operational amplifier due to the currents flowing in the two paths in opposite directions.
[3] 3. The circuit for generation of the reference voltage according to claim 1 or 2, wherein the operational amplifier (OA21, OA31, OA41, OA51) is a zero-drift operational amplifier adapted to eliminate the temperature drift of an offset voltage drift of the operational amplifier.
[4] 4. The circuit for generation of the reference voltage according to any one of claims 1-3, wherein a single pole dual throw switch (S41) is adapted to perform the chopping of the signal paths.
[5] 5. The circuit for generation of the reference voltage according to claim 2, wherein two MOSFET transistors (M51, M52) are adapted to perform the chopping of the two signal paths.
类似技术:
公开号 | 公开日 | 专利标题
EP3079256A1|2016-10-12|Zero drift, limitless and adjustable reference voltage generation
JPWO2014199816A1|2017-02-23|Overcurrent detection circuit
US7786777B2|2010-08-31|Circuit arrangement and method for the provision of a clock signal with an adjustable duty cycle
TW200807856A|2008-02-01|Low-gain current-mode voltage regulator and control method thereof
EP2839579A1|2015-02-25|High side current sense amplifier
KR102150503B1|2020-09-01|Fully differential signal system including common mode feedback circuit
JP6576306B2|2019-09-18|Voltage-current conversion circuit and load drive circuit
US20150229278A1|2015-08-13|Chopped operational-amplifier | system
US20170346456A1|2017-11-30|Active rc filters
US10060951B2|2018-08-28|Amplification circuit and current sensor having the same
US20010033190A1|2001-10-25|Analog voltage isolation circuit
Forghani-zadeh et al.2005|A lossless, accurate, self-calibrating current-sensing technique for DC-DC converters
US10474173B2|2019-11-12|Voltage regulator having a phase compensation circuit
US9432126B1|2016-08-30|Reconfigurable filter
US9166468B2|2015-10-20|Voltage regulator circuit with soft-start function
WO2020057371A1|2020-03-26|Voltage-to-pulse width modulation signal circuit
US9439251B2|2016-09-06|Offset voltage eliminating circuit structure for protection mechanism of dimmer
EP3244539A1|2017-11-15|Amplitude detection with compensation
US20210365058A1|2021-11-25|Analog front end with pulse width modulation current compensation
JPWO2018180111A1|2020-02-06|Noise removal circuit
US20170302232A1|2017-10-19|Class d amplifier
KR101360648B1|2014-02-10|Instrumentation amplifier using second generation current-conveyer
RU184807U1|2018-11-12|ELECTRICALLY DISCONNECTED CURRENT SIGNAL CONVERTER TO VOLTAGE USING GENERAL APPLICATION OPTRONS
US9735762B2|2017-08-15|Amplifier
US10256780B2|2019-04-09|Duty cycle clipper
同族专利:
公开号 | 公开日
DK178680B1|2016-11-07|
US9552003B2|2017-01-24|
EP3079256A1|2016-10-12|
US20160299519A1|2016-10-13|
引用文献:
公开号 | 申请日 | 公开日 | 申请人 | 专利标题
EP1229656A2|2001-02-02|2002-08-07|Broadcom Corporation|Low power, charge injection compensated charge pump|
EP1376295A1|2002-06-17|2004-01-02|Hitachi, Ltd.|Power-supply device|
WO2008082585A1|2006-12-30|2008-07-10|Advanced Analogic Technologies, Inc.|High-efficiency dc/dc voltage converter including up inductive switching pre-regulator and capacitive switching post-converter|
US20100001704A1|2008-07-07|2010-01-07|Advanced Analogic Technologies, Inc.|Programmable Step-Down Switching Voltage Regulators with Adaptive Power MOSFETs|
US20130119953A1|2010-09-28|2013-05-16|Murata Manufacturing Co., Ltd.|Dc-dc converter|
US4837573A|1988-03-03|1989-06-06|Process Automation Business, Inc.|Digital to analog converter|
US4958159A|1989-11-06|1990-09-18|Honeywell Inc.|Digital-to-analog converter|
JP3694998B2|1996-08-05|2005-09-14|ソニー株式会社|Voltage generation circuit|
JP4514460B2|2004-01-29|2010-07-28|富士通セミコンダクター株式会社|Oscillation circuit and semiconductor device|
US7567063B1|2004-05-05|2009-07-28|National Semiconductor Corporation|System and method for minimizing power consumption of a reference voltage circuit|
US7154324B1|2004-09-07|2006-12-26|Altera Corporation|Integrated circuit delay chains|
US7492233B2|2005-04-29|2009-02-17|Honeywell International Inc.|Precision modulated controller output|
US7605659B2|2006-09-07|2009-10-20|National Semiconductor Corporation|Gain adjustment for programmable gain amplifiers|
US20080143697A1|2006-12-13|2008-06-19|Tomokazu Kojima|Drive voltage control device|
JP4818971B2|2007-03-29|2011-11-16|三菱電機株式会社|Temperature detection circuit|
US20110032027A1|2009-08-05|2011-02-10|Texas Instruments Incorporated|Switched bandgap reference circuit for retention mode|
US8547135B1|2009-08-28|2013-10-01|Cypress Semiconductor Corporation|Self-modulated voltage reference|
JP2011234258A|2010-04-30|2011-11-17|Fujitsu Semiconductor Ltd|Digital/analog converter and digital audio processing circuit with the same|
JP5943592B2|2011-05-23|2016-07-05|キヤノン株式会社|Color image forming apparatus|
US9362822B2|2012-12-04|2016-06-07|Rf Micro Devices, Inc.|Average load current detector for a multi-mode switching converter|
US8963516B2|2013-03-04|2015-02-24|Astec International Limited|Precision output control for DC voltage regulators|
US8836382B1|2013-05-13|2014-09-16|Via Technologies, Inc.|Mixed voltage driving circuit|
JP2016115206A|2014-12-16|2016-06-23|株式会社東芝|Reference circuit|CN108563276B|2018-06-01|2020-05-26|电子科技大学|High-speed reference voltage buffer with cross-coupled filter network|
EP3584925B1|2018-06-20|2022-01-19|ZKW Group GmbH|Circuit arrangement for generating a regulated small supply voltage|
US10897245B1|2019-11-18|2021-01-19|Texas Instruments Incorporated|Clockless delay adaptation loop for random data|
US20210409014A1|2020-06-29|2021-12-30|Texas Instruments Incorporated|Self-referenced clockless delay adaptation for random data|
法律状态:
优先权:
申请号 | 申请日 | 专利标题
DKPA201570208A|DK178680B1|2015-04-10|2015-04-10|Zero drift, limitless and adjustable reference voltage generation|DKPA201570208A| DK178680B1|2015-04-10|2015-04-10|Zero drift, limitless and adjustable reference voltage generation|
EP16164181.6A| EP3079256A1|2015-04-10|2016-04-07|Zero drift, limitless and adjustable reference voltage generation|
US15/094,459| US9552003B2|2015-04-10|2016-04-08|Zero drift, limitless and adjustable reference voltage generation|
[返回顶部]